...
首页> 外文期刊>IEEE Transactions on Parallel and Distributed Systems >HARP: an open architecture for parallel matrix and signal processing
【24h】

HARP: an open architecture for parallel matrix and signal processing

机译:HARP:开放式架构,用于并行矩阵和信号处理

获取原文
获取原文并翻译 | 示例

摘要

Describes and analyzes the Hybrid Array Ring Processor (HARP) architecture. The HARP is an application specific architecture built around a host processor, shared memory, and a set of memory mapped processing cells that are connected both into an open backplane and a bidirectional systolic ring. The architecture is analyzed through detailed simulation of a system implementation based on the Texas Instruments TMS34082 floating point RISC. A bus controller is designed that provides a tightly coupled DMA function that accelerates systolic communication and supports new interleaved transparent communications and reduced overhead message passing. The architecture is benchmarked with the matrix multiplication, FFT, QRD, and SVD algorithms.
机译:描述和分析混合阵列环形处理器(HARP)架构。 HARP是围绕主机处理器,共享内存和一组内存映射处理单元构建的特定于应用程序的体系结构,这些单元同时连接到开放式背板和双向收缩环中。通过详细仿真基于德州仪器(TI)TMS34082浮点RISC的系统实现,对该体系结构进行了分析。设计了一种总线控制器,该控制器提供紧密耦合的DMA功能,可加速收缩通信并支持新的交错式透明通信并减少开销消息传递。该架构以矩阵乘法,FFT,QRD和SVD算法为基准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号