...
首页> 外文期刊>Nano communication networks >Traffic aware routing in 3D NoC using interleaved asymmetric edge routers
【24h】

Traffic aware routing in 3D NoC using interleaved asymmetric edge routers

机译:使用交错的非对称边缘路由器在3D NOC中传输意识到路由

获取原文
获取原文并翻译 | 示例
           

摘要

Network-on-Chip (NoC) has emerged as a cost-effective on-chip interconnects solution for Tiled Chip Multi Processors (TCMP) where many computational cores occupy a single chip. The performance of NoC network can be greatly enhanced by incorporating 3D IC technology formed by stacking several active NoC layers using Through Silicon Via (TSV) vertical interconnections. 3D NoC routers improve network throughput and have minimal latency at the cost of increased router area and power dissipation. Performance degradation can occur in 3D structures due to unequal traffic distribution across the chip leading to larger power density and larger on-chip temperature that affect system reliability. In this paper, we come up with an interleaved vertical edge routing design approach in 3D NoC that employs asymmetrical routing algorithm and uses a unique flit prioritization unit for improving performance of bufferless mesh NoC. Experimental results indicate that our proposed router has better network performance with minimal hardware overhead when compared with conventional bufferless networks, engaging same number of routers. (C) 2020 Elsevier B.V. All rights reserved.
机译:片上网(NOC)已成为瓷砖多处理器(TCMP)的成本效益的片上互连解决方案,其中许多计算核心占据单个芯片。通过结合通过堆叠若干活性NOC层形成的3D IC技术,可以通过硅通孔(TSV)垂直互连来大大提高NOC网络的性能。 3D NOC路由器提高网络吞吐量,并以增加的路由器区域和功耗具有最小的延迟。由于芯片上的交通分布不均匀,在3D结构中可能发生性能劣化,从而导致影响系统可靠性的更大的功率密度和更大的片上温度。在本文中,我们提出了一种在3D NOC中的交错垂直边缘路由设计方法,采用不对称路由算法,并使用独特的闪瓦优先级磁化单元来提高Bufferless Mesh NoC的性能。实验结果表明,与传统的无力网络相比,我们所提出的路由器具有更大的硬件开销,与传统的无缓冲网络相比,具有最小的硬件开销,与相同数量的路由器相比。 (c)2020 Elsevier B.v.保留所有权利。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号