首页> 外文期刊>Microprocessors and microsystems >Delay and area efficient approximate multiplier using reverse carry propagate full adder
【24h】

Delay and area efficient approximate multiplier using reverse carry propagate full adder

机译:使用反向携带的延迟和区域有效的近似乘数传播完整加法器

获取原文
获取原文并翻译 | 示例

摘要

The performance and power of error resilient applications will rise with a decrease in designing complexness due to approximate computing. This paper includes the new method for the approximation of multipliers. Variable likelihood terms are produced by the alteration of partial products of the multiplier. Based on the probability statistics, the accumulation of altered partial products leads to the variation of logic complexity. Here the estimate is implemented in 2 variables of 16-bit multiplier and in the final stage with reverse carry propagate adder(RCPA). The reverse carry propagate adder have carry signal propagation from the most significant bit(MSB) to the least significant bit(LSB), which results in greater relevance to the input carry than the output carry. The technique of carry circulation in reverse order with delay variations increases the stability. Utilizing the RCPA in approximate multiplier provide 21% and 7% improvements in area and delay. On comparing, this structure is resilient to delay variations than the ideal approximate adder. (C) 2020 Published by Elsevier B.V.
机译:由于近似计算,误差弹性应用的性能和功率将随着设计复杂性而降低。本文包括乘法器近似的新方法。可变似然术语是通过乘法器的部分产品的改变来产生的。基于概率统计,改变的部分产品的累积导致逻辑复杂性的变化。这里,估计在16位乘数的2个变量中实现,并且在具有反向携带传播加法器(RCPA)的最终阶段中实现。反向携带传播加法器具有从最高有效位(MSB)到最低有效位(LSB)的信号传播,这导致与输出携带更大的输入。以延迟变化的相反顺序循环的技术增加了稳定性。利用近似乘数的RCPA提供了面积和延迟的21%和7%的改进。相比之下,这种结构是有弹性​​,以延迟变化而不是理想的近似加法器。 (c)2020由elsevier b.v发布。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号