首页> 外文期刊>Microprocessors and microsystems >Efficient and Lightweight FPGA-based Hybrid PUFs with Improved Performance
【24h】

Efficient and Lightweight FPGA-based Hybrid PUFs with Improved Performance

机译:高效和轻量级的FPGA的混合PUF,具有改进的性能

获取原文
获取原文并翻译 | 示例
       

摘要

In recent years, Physically Unclonable Functions (PUFs) have emerged as a promising technique for hardware based security primitives because of its inherent uniqueness and low cost. In this paper, we present an area efficient hybrid PUF design on field-programmable gate array (FPGA). Our approach combines units of conventional RS Latch-based PUF (RS-LPUF) and Arbiter-based PUF (A-PUF) which is then augmented by the programmable delay lines (PDLs) and Temporal Majority Voting (TMV) for performance enhancement. The area of the hybrid PUF is relatively high when compared to few conventional PUF designs, but is significantly small when compared to other composite and hybrid PUF designs reported so far. The measured results on the Xilinx Spartan-6 FPGA demonstrate PUF signatures exhibits good uniqueness, reliability, and uniformity with no occurrence of bit-aliasing. (c) 2020 Elsevier B.V. All rights reserved.
机译:近年来,由于其固有的唯一性和低成本,物理不可分割的功能(PUF)作为基于硬件的安全基元的有希望的技术。在本文中,我们在现场可编程门阵列(FPGA)上呈现了一个区域高效的混合PUF设计。我们的方法将传统的基于RS锁存的PUF(RS-LPUF)和基于仲裁器的PUF(A-PUF)组合,然后通过可编程延迟线(PDL)和时间大多数投票(TMV)来增强性能增强。与少数传统的PUF设计相比,杂交PUF的面积相对较高,但与到目前为止所报告的其他复合材料和混合PUF设计相比,显着小。 Xilinx Spartan-6 FPGA上的测量结果证明了PUF签名表现出良好的唯一性,可靠性和均匀性,没有出现比特叠种。 (c)2020 Elsevier B.v.保留所有权利。

著录项

  • 来源
    《Microprocessors and microsystems》 |2020年第9期|103180.1-103180.10|共10页
  • 作者单位

    Soc Elect Transact & Secur SETS Chennai Tamil Nadu India|SETS Chennai 600113 Tamil Nadu India;

    Nazarbayev Univ Sch Engn & Digital Sci Astana Kazakhstan|Nazarbayev Univ Astana 010000 Kazakhstan|IIT Delhi New Delhi 110020 India;

    IIT Ropar Dept Comp Sci & Engn Rupnagar Punjab India|IIT Ropar Rupnagar 140001 Punjab India;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    PUF; FPGA; PDLs; Hybrid PUF; Combined PUFs;

    机译:puf;fpga;pdls;杂交puf;组合pufs;
  • 入库时间 2022-08-18 21:28:39

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号