首页> 外文期刊>Microprocessors and microsystems >Enhancing energy efficiency of RISC-V processor-based embedded graphics systems through frame buffer compression
【24h】

Enhancing energy efficiency of RISC-V processor-based embedded graphics systems through frame buffer compression

机译:通过帧缓冲压缩提高RISC-V基于处理器的嵌入式图形系统的能效

获取原文
获取原文并翻译 | 示例

摘要

In embedded graphics systems, the graphics processing unit (GPU) also consumes significant amount of frame buffer memory bandwidth. Frame buffer compression is widely adopted to alleviate both memory bandwidth and power consumption issues for the display controller, but rarely has it been applied to addressing GPU's consumption. This paper proposes a real-time fixed-ratio frame buffer compression technique for RISC-V processor-based embedded graphics systems. The advantage of the proposed method is that the fixed-ratio compressed frame buffer can be directly adopted as an input texture by GPU. The proposed architecture (called an FBC coprocessor) is a hardware extension to the RISC-V microprocessor that supports frame buffer memory bandwidth reduction. The results show that the coprocessor consumes only 1% additional silicon space of the whole system, while reducing bandwidth consumption by 72.64%. A prototype system-on-a-chip indicates that the proposed FBC coprocessor can reduce GPU power consumption by up to 12.7% for an example automotive application. (c) 2020 Elsevier B.V. All rights reserved.
机译:在嵌入式图形系统中,图形处理单元(GPU)也消耗了大量的帧缓冲存储器带宽。帧缓冲器压缩被广泛采用以缓解显示控制器的存储器带宽和功耗问题,但很少应用于解决GPU的消耗。本文提出了一种用于RISC-V基于处理器的嵌入式图形系统的实时固定比率帧缓冲器压缩技术。所提出的方法的优点是固定比压缩帧缓冲器可以通过GPU作为输入纹理直接采用。所提出的架构(称为FBC协处理器)是对RISC-V微处理器的硬件扩展,支持帧缓冲存储器带宽减少。结果表明,协处理器仅消耗整个系统的1%额外的硅空间,同时将带宽消耗降低72.64%。芯片上的原型系统表示提出的FBC协处理器可以将GPU功耗降低至12.7%,以便示例汽车应用。 (c)2020 Elsevier B.v.保留所有权利。

著录项

  • 来源
    《Microprocessors and microsystems》 |2020年第9期|103140.1-103140.11|共11页
  • 作者单位

    Univ Sci & Technol China Chinese Acad Sci Sch Phys Sci Key Lab Strongly Coupled Quantum Matter Phys Hefei Anhui Peoples R China|Univ Sci & Technol China Sch Phys Sci Inst Microelect Hefei Anhui Peoples R China;

    Univ Sci & Technol China Chinese Acad Sci Sch Phys Sci Key Lab Strongly Coupled Quantum Matter Phys Hefei Anhui Peoples R China|Univ Sci & Technol China Sch Phys Sci Inst Microelect Hefei Anhui Peoples R China;

    Graphichina Co Ltd Suzhou Peoples R China;

    Univ Sci & Technol China Chinese Acad Sci Sch Phys Sci Key Lab Strongly Coupled Quantum Matter Phys Hefei Anhui Peoples R China|Univ Sci & Technol China Sch Phys Sci Inst Microelect Hefei Anhui Peoples R China;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Frame buffer compression; Processor-based embedded graphics system; ISA Extension; System on a chip;

    机译:帧缓冲压缩;基于处理器的嵌入式图形系统;ISA扩展;芯片上的系统;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号