首页> 外文期刊>Microprocessors and microsystems >Low latency multicasting architecture implemented using new network topology
【24h】

Low latency multicasting architecture implemented using new network topology

机译:使用新的网络拓扑实现的低延迟多播架构

获取原文
获取原文并翻译 | 示例

摘要

An important service in distributed systems, as multiprocessors, is the ability to transmit multicast messages. Cache coherence protocols and parallel algorithms are examples of applications requiring multicast messages. Several algorithms have been developed to implement multicasting namely the path based, and the tree based. These algorithms were able to ease the rapid saturation effect generated by such type of transmission. However, for some applications, these algorithms are not always efficient, and the multicast service might still generate the network saturation for low data loads. That's why recent studies have tried to apply these routing algorithms using a new network topology based on 3D integrated circuit technology (3DIC). However, the 3DIC has not reached maturity because of the use of multiple number of TSV (through silicon vias).In this paper, we demonstrate the benefits of implementing adaptive multicast algorithm on a VRNOC architecture. Simulations and hardware synthesis results show that the proposed on-chip network architecture provides significant improvements in average network latency (15%) and resources (33% in number of links) than a fully 3D NOC. (C) 2019 Elsevier B.V. All rights reserved.
机译:分布式系统中的一个重要服务作为多处理器,是传输多播消息的能力。高速缓存相干协议和并行算法是需要组播消息的应用程序的示例。已经开发了几种算法来实现基于路径和基于树的多播。这些算法能够缓解通过这种类型的传输产生的快速饱和效果。但是,对于某些应用,这些算法并不总是有效,并且组播服务仍然可以为低数据负载产生网络饱和度。这就是为什么最近的研究试图使用基于3D集成电路技术(3DIC)使用新的网络拓扑应用这些路由算法。然而,由于使用多个TSV(通过硅通孔),3DIC尚未达到成熟。在本文中,我们展示了在VRNOC架构上实现自适应组播算法的好处。模拟和硬件合成结果表明,所提出的片上网络架构的平均网络延迟(15%)和资源(链路数量为33%)提供了显着的改进,而不是完全3D NoC。 (c)2019 Elsevier B.v.保留所有权利。

著录项

  • 来源
    《Microprocessors and microsystems》 |2019年第7期|47-57|共11页
  • 作者单位

    Fac Sci Monastir Microelect Lab Monastir 5000 Tunisia|UBS Univ Lab Sci & Technol Informat Commun & Knowledge BP 92116 F-56321 Lorient France;

    Fac Sci Monastir Microelect Lab Monastir 5000 Tunisia|UBS Univ Lab Sci & Technol Informat Commun & Knowledge BP 92116 F-56321 Lorient France;

    Fac Sci Monastir Microelect Lab Monastir 5000 Tunisia|UBS Univ Lab Sci & Technol Informat Commun & Knowledge BP 92116 F-56321 Lorient France;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Multicast; Network on chip; TSV; Virtual router; Latency;

    机译:组播;芯片上的网络;TSV;虚拟路由器;延迟;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号