...
首页> 外文期刊>Microprocessors and microsystems >Power-aware out-of-order issue logic in high-performance microprocessors
【24h】

Power-aware out-of-order issue logic in high-performance microprocessors

机译:高性能微处理器中的电源感知无序发布逻辑

获取原文
获取原文并翻译 | 示例
           

摘要

The issue queue in an out-of-order execution processor is a major power consumer. We propose three methods, the last two of which are derived from the design of cache memories, to limit power dissipation by reducing the scope of the associative tag search. The first method allows tag search only in selected reservation stations. The second method replaces the CAM-based Instruction Queue with a RAM, and uses two additional structures - a table of addresses to the instruction queue and a small, fully associative buffer. In the third and final method, the table of IQ addresses is partitioned into sets, and for every access the associative search is limited to the scope of a single set. These techniques can substantially reduce the number of tag mismatches, a factor that directly affects power dissipation in CAM structures that use dissipate-on-mismatch comparators. This is achieved at the expense of little performance penalty.
机译:乱序执行处理器中的发布队列是主要的耗电量。我们提出了三种方法,其中最后两种是从高速缓存存储器的设计中得出的,以通过减小关联标签搜索的范围来限制功耗。第一种方法仅允许在选定的预订站中搜索标签。第二种方法用RAM替换了基于CAM的指令队列,并使用了两个附加结构-指令队列的地址表和一个小的完全关联缓冲区。在第三个也是最后一个方法中,将IQ地址表划分为多个集合,并且对于每次访问,关联搜索都限于单个集合的范围内。这些技术可以大大减少标签不匹配的数量,而标签不匹配的数量直接影响使用不匹配耗散比较器的CAM结构中的功耗。这是以很少的性能损失为代价来实现的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号