首页> 外文期刊>Microprocessors and microsystems >PP-cache: A partitioned power-aware instruction cache architecture
【24h】

PP-cache: A partitioned power-aware instruction cache architecture

机译:PP缓存:一种分区的功耗意识指令缓存体系结构

获取原文
获取原文并翻译 | 示例

摘要

Microarchitects should consider energy consumption, together with performance, when designing instruction cache architecture, especially in embedded processors. This paper proposes a new instruction cache architecture, named Partitioned Power-aware instruction cache (PP-cache), for reducing dynamic energy consumption in the instruction cache by partitioning it to small sub-caches. When a request comes into the PP-cache, only one sub-cache is accessed by utilizing the locality of applications. In the meantime, the other sub-caches are not activated. The PP-cache reduces dynamic energy consumption by reducing the activated cache size and eliminating the energy consumed in tag matching. Simulation results show that the PP-cache reduces dynamic energy consumption by 34-56%. This paper also proposes the technique to reduce leakage energy consumption in the PP-cache, which turns off the lines that do not have valid data dynamically. Simulation results show that the proposed technique reduces leakage energy consumption in the PP-cache by 74-85%.
机译:在设计指令缓存体系结构时,尤其是在嵌入式处理器中,微体系结构应考虑能耗和性能。本文提出了一种新的指令高速缓存体系结构,称为分区功耗感知指令高速缓存(PP-cache),用于通过将指令分区为小型子高速缓存来减少指令高速缓存中的动态能耗。当请求进入PP缓存时,通过利用应用程序的位置仅访问一个子缓存。同时,其他子缓存未激活。 PP缓存通过减小激活的缓存大小并消除标签匹配中消耗的能量来减少动态能耗。仿真结果表明,PP缓存将动态能耗降低了34-56%。本文还提出了减少PP缓存中泄漏能耗的技术,该技术动态关闭了没有有效数据的线路。仿真结果表明,该技术将PP缓存中的泄漏能耗降低了74-85%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号