...
首页> 外文期刊>Microprocessors and microsystems >System on Chips optimization using ABV and automatic generation of SystemC codes
【24h】

System on Chips optimization using ABV and automatic generation of SystemC codes

机译:使用ABV和自动生成SystemC代码的片上系统优化

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In complex System on Chips (SoCs), system level platforms are built around a set of IPs including processor cores, memories and dedicated hardware (FPGA, ASIC). The better for modeling is using a single system level language during implementation. However, as IPs are in different languages, there is a need to several adaptations and conversion processes, hence making the platforms un-optimized.rnIn this paper we fit the optimization problems by enhancing performances of SystemC SoC platforms according to a treble: productivity, simulation speed and improved verification. We enabled the two first using ST Microelectronics mature techniques and the third with a novel assertion-based verification that we proposed in this paper. As experimentation we used realistic IPs from ST Microelectronics and ARM in order to build the SoC platforms. Among these IPs, some are modeled in VHDL, some other are in Verilog and the rest are in SystemC.
机译:在复杂的片上系统(SoC)中,系统级平台是围绕一组IP构建的,这些IP包括处理器内核,存储器和专用硬件(FPGA,ASIC)。建模的更好方法是在实施过程中使用单一系统级语言。但是,由于IP使用不同的语言,因此需要进行多种改编和转换过程,从而使平台无法优化。在本文中,我们根据三倍提高SystemC SoC平台的性能来解决优化问题:生产力,仿真速度和改进的验证。我们使用ST Microelectronics的成熟技术启用了这两个功能,而第三个功能则使用了我们在本文中提出的基于断言的新颖验证方法。作为实验,我们使用来自ST Microelectronics和ARM的逼真的IP,以构建SoC平台。在这些IP中,有些是用VHDL建模的,有些是用Verilog建模的,其余的是SystemC的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号