首页> 外文期刊>Microprocessors and microsystems >Exploiting dynamic micro-architecture usage in gate sizing
【24h】

Exploiting dynamic micro-architecture usage in gate sizing

机译:在浇口尺寸确定中利用动态微体系结构

获取原文
获取原文并翻译 | 示例

摘要

Modern high performance microprocessors incorporate an abundance of replicated structural components. Many of these components often experience substantially lower utilization while executing a diverse pool of applications. To recover energy efficiency from the lower utilization, system architects resort to dynamic voltage frequency scaling (DVFS). In this paper, we demonstrate that dynamic adaptations using DVFS are markedly energy inefficient than techniques that design circuits ground up for lower performance. We propose a novel microarchitecture aware gate sizing and threshold voltage assignment algorithm to mitigate this current limitation. Our technique is the first of its kind that exploits architectural slack in gate sizing, and leverages on-chip redundancy and slack. We evaluate this circuit-architectural co-optimization framework in a superscalar processor by combining standard cell based gate sizing flows with state-of-the-art architectural simulation. Our results show 17-46% improvement in the datapath energy efficiency over traditional circuit designs incorporating DVFS schemes.
机译:现代高性能微处理器包含大量复制的结构组件。这些组件中的许多组件在执行各种应用程序池时通常会遇到利用率大大降低的情况。为了从较低的利用率中恢复能源效率,系统架构师采用了动态电压频率缩放(DVFS)。在本文中,我们证明了使用DVFS进行动态自适应比设计电路以降低性能为目的的技术明显节能。我们提出了一种新颖的微体系结构感知门大小和阈值电压分配算法,以减轻这种电流限制。我们的技术是同类中的第一项技术,它在门大小调整方面利用了架构上的懈怠,并利用了片上冗余和松弛。我们通过结合基于标准单元的栅极大小调整流程和最新的架构仿真,来评估超标量处理器中的这种电路—架构协同优化框架。我们的结果表明,与采用DVFS方案的传统电路设计相比,数据路径能效提高了17-46%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号