首页> 外文期刊>Microprocessors and microsystems >A compact AES core with on-line error-detection for FPGA applications with modest hardware resources
【24h】

A compact AES core with on-line error-detection for FPGA applications with modest hardware resources

机译:带有在线错误检测功能的紧凑型AES内核,适用于具有少量硬件资源的FPGA应用

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a compact, low-cost, on-line error-detection architecture for a 32-bit hardware implementation of the AES. The implemented AES is specially designed for FPGA-based embedded applications, since it is tuned to specific FPGA logic resources. The on-line error-detection is based on parity codes. The parity prediction is implemented in the AES encryption, decryption, and key expansion process. The developed solution has been upgraded to an efficient BIST with a high fault coverage and a low hardware overhead.
机译:本文提出了一种用于AES的32位硬件实现的紧凑,低成本,在线错误检测架构。实施的AES专为基于FPGA的嵌入式应用而设计,因为它已针对特定的FPGA逻辑资源进行了调整。在线错误检测基于奇偶校验码。奇偶校验预测是在AES加密,解密和密钥扩展过程中实现的。开发的解决方案已升级为具有高故障覆盖率和低硬件开销的高效BIST。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号