...
首页> 外文期刊>Microelectronics & Reliability >Integrating testability with design space exploration
【24h】

Integrating testability with design space exploration

机译:将可测试性与设计空间探索相结合

获取原文
获取原文并翻译 | 示例
           

摘要

Built-in self-test (BIST) has emerged as a promising test solution for high-speed, deep sub-micron VLSI circuits. Traditionally, the testability insertion phase comes after functional logic synthesis and verification in the design cycle. This creates two separate optimisation processes: functional optimisation followed by BIST insertion and optimisation. The first deals with functional design behaviour, while the second deals with test behaviour. Considering testability at such a late stage in the design flow limits efficient design space exploration. In this paper, we consider testability as a design objective alongside area and delay. We extend the concept of design space to include testability and show how this enhanced design space can be used by a high-level synthesis tool. We demonstrate that by taking testability into account at an early stage, we can generate better designs than by leaving BIST insertion to the end of the design cycle.
机译:内置自测(BIST)已成为一种有希望的用于高速,深亚微米VLSI电路的测试解决方案。传统上,可测试性插入阶段是在设计周期中进行功能逻辑综合和验证之后。这将创建两个单独的优化过程:功能优化,然后进行BIST插入和优化。第一个涉及功能设计行为,而第二个涉及测试行为。在设计流程的后期阶段考虑可测试性限制了有效的设计空间探索。在本文中,我们将可测试性与面积和延迟一起作为设计目标。我们扩展了设计空间的概念以包括可测试性,并展示了高级综合工具如何使用这种增强的设计空间。我们证明,通过尽早考虑可测试性,与将BIST插入设计周期的末尾相比,我们可以生成更好的设计。

著录项

  • 来源
    《Microelectronics & Reliability》 |2003年第5期|p.685-693|共9页
  • 作者

    M. Zwolinski; M.S. Gaur;

  • 作者单位

    Electronic System Design Group, Department of Electronics and Computer Science, University of Southampton, Southampton SO17 1BJ, UK;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 一般性问题;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号