...
首页> 外文期刊>Microelectronics & Reliability >Implementation of self-checking two-level combinational logic on FPGA and CPLD circuits
【24h】

Implementation of self-checking two-level combinational logic on FPGA and CPLD circuits

机译:在FPGA和CPLD电路上实现自检两级组合逻辑的实现

获取原文
获取原文并翻译 | 示例
           

摘要

Very large scale integration (VLSI) technology has evolved to a level where large systems, previously implemented as printed circuit boards with discrete components, are integrated into a single integrated circuit (IC). But aggressive new chip design technologies frequently adversely affect chip reliability during functional operation. The use of a concurrent error detection (CED) scheme in order to achieve the high reliability requirement of modern computer systems is becoming an important design technique. The present paper describes implementations of separable codes for CED within VLSI ICs based on VHDL descriptions. Four schemes for concurrent error detection are analyzed: duplication of a combinational logic, Berger codes, Bose-Lin codes, and parity-check codes. Results concerning area overheads and operating speed decreases for 18 circuits, when they are implemented in FPGA and CPLD technologies, are reported.
机译:超大规模集成(VLSI)技术已经发展到一个级别,可以将以前由具有分立组件的印刷电路板实现的大型系统集成到单个集成电路(IC)中。但是,积极的新型芯片设计技术经常会对功能运行期间的芯片可靠性产生不利影响。为了实现现代计算机系统的高可靠性要求,并发错误检测(CED)方案的使用已成为一种重要的设计技术。本文基于VHDL描述来描述VLSI IC中CED的可分离代码的实现。分析了用于并发错误检测的四种方案:组合逻辑的重复,Berger码,Bose-Lin码和奇偶校验码。报告了用FPGA和CPLD技术实现的涉及18个电路的面积开销和工作速度降低的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号