...
首页> 外文期刊>Microelectronics reliability >Multi-functional systolic array with reconfigurable micro-power processing elements
【24h】

Multi-functional systolic array with reconfigurable micro-power processing elements

机译:具有可重新配置的微功率处理元件的多功能脉动阵列

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the design and implementation of high performance bi-directional linear systolic array (BLSA) with low-power, reconfigurable processing elements (PE). The BLSA acts as a hardware accelerator for implementing a broad class of problems which are met in a variety of applications such as digital signal processing, computer graphics, graph algorithms, etc. We define a unique algorithm representation for solving problems such as matrix multiplication, transitive closure, finding critical path in a graph, finding all-pairs shortest paths in a graph, etc. The algorithm is mapped into a BLSA with reconfigurable PEs. A clock gating technique is used to minimize power-consumption of a multi-functional PE. Performance of the BLSA are considered from the aspects of power-consumption and communication bandwidth. Using clock gating technique we achieve PE power reduction of 85% in average. Communication bandwidth is considered for different number of PEs in the BLSA and different operand size. The obtained results are in the range of 442 up to 9460 MB/s, i.e. bandwidth of our design is better for larger array and operand size. A lower-power, reconfigurable PE is realized using Xilinx FPGA chips.
机译:本文介绍了具有低功耗,可重配置处理元件(PE)的高性能双向线性脉动脉动阵列(BLSA)的设计和实现。 BLSA充当硬件加速器,用于实现各种问题,这些问题可以在各种应用中得到解决,例如数字信号处理,计算机图形,图形算法等。我们定义了一种独特的算法表示形式来解决矩阵乘法,传递闭包,在图形中查找关键路径,在图形中查找所有对的最短路径等。该算法被映射到具有可重配置PE的BLSA中。时钟门控技术用于最小化多功能PE的功耗。从功耗和通信带宽的角度来考虑BLSA的性能。使用时钟门控技术,我们可以平均将PE功耗降低85%。对于BLSA中不同数量的PE和不同的操作数大小,应考虑通信带宽。获得的结果在442到9460 MB / s的范围内,即我们的设计带宽对于较大的数组和操作数大小更好。使用Xilinx FPGA芯片可实现低功耗,可重配置的PE。

著录项

  • 来源
    《Microelectronics reliability 》 |2009年第7期| 813-820| 共8页
  • 作者单位

    Faculty of Electronic Engineering, A. Medvedeva 14, P.O. Box 73, 18000 Nis, Serbia;

    Faculty of Electronic Engineering, A. Medvedeva 14, P.O. Box 73, 18000 Nis, Serbia;

    Faculty of Electronic Engineering, A. Medvedeva 14, P.O. Box 73, 18000 Nis, Serbia;

    Faculty of Electronic Engineering, A. Medvedeva 14, P.O. Box 73, 18000 Nis, Serbia;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号