...
首页> 外文期刊>Microelectronics reliability >Multi-valued Logic Mapping Of Resistive Short And Open Delay-fault Testing In Deep Sub-micron Technologies
【24h】

Multi-valued Logic Mapping Of Resistive Short And Open Delay-fault Testing In Deep Sub-micron Technologies

机译:深亚微米技术中的电阻性短路和开路延迟故障测试的多值逻辑映射

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In advanced technologies an increasing proportion of defects manifest themselves as small delay faults. Most of today's advanced delay-fault algorithms are able to propagate those delay faults which create logic or glitch faults. An algorithm is proposed for circuit fault diagnosis in deep sub-micron technology to propagate the actual timing faults as well as those delay faults that eventually create logic faults to the primary outputs. Unlike the backtrack algorithm that predicts the fault site by tracing the syndrome at a faulty output back into the circuit, this approach propagates the fault from the fault site by mapping a nine-valued voltage model on top of a five-valued voltage model. In such a forward approach, accuracy is greatly increased since all composite syndromes at all faulty outputs are considered simultaneously. As a result, the proposed approach is applicable even when the delay size is relatively small. Experimental results show that the number of fault candidates produced by this approach is considerable.
机译:在先进技术中,越来越多的缺陷表现为小的延迟故障。当今大多数先进的延迟故障算法都能够传播那些会产生逻辑或故障故障的延迟故障。提出了一种用于深亚微米技术中的电路故障诊断的算法,以将实际的时序故障以及那些最终会导致逻辑故障的延迟故障传播到主输出。与回溯算法不同,该算法通过将故障输出处的综合症追溯到电路中来预测故障部位,该方法通过将九值电压模型映射到五值电压模型之上,从故障部位传播故障。在这种前向方法中,由于同时考虑了所有故障输出处的所有复合校正子,因此可以大大提高准确性。结果,即使当延迟大小相对较小时,所提出的方法也是适用的。实验结果表明,这种方法产生的故障候选者数量相当可观。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号