...
首页> 外文期刊>Microelectronics reliability >Statistical modeling of reliability in logic devices
【24h】

Statistical modeling of reliability in logic devices

机译:逻辑设备可靠性的统计建模

获取原文
获取原文并翻译 | 示例

摘要

Due to continuous technology scaling VLSI circuits feature an increasing susceptibility to transient faults. While complete elimination of errors cannot be guaranteed, current mitigation techniques based on circuit improvement or architectural measures cause a large overhead in terms of area and energy consumption. A more efficient possibility to cope with transient faults can be to tolerate hardware errors at low physical levels and handle them at higher system levels. This can be achieved by reusing error handling capabilities - such as channel decoders - or introducing specialized error correction blocks that take advantage of the system characteristics by concentrating the effort on the components and bits most crucial for system operation. To enable this approach the influence of hardware errors on system performance needs to be evaluated, requiring spatial and temporal models of error propagation in the system. Since Monte Carlo simulation of complex systems is not feasible, a statistical modeling technique of logic gates and circuits is introduced. This approach allows modeling of noise and variability influences on logic gates as well as correlation due to reconvergent fan-out with an error of 5% compared to Monte Carlo simulation but with considerably less runtime.
机译:由于采用了连续技术,VLSI电路对瞬态故障的敏感性越来越高。尽管不能保证完全消除错误,但基于电路改进或架构措施的现有缓解技术却在面积和能耗方面造成了巨大的开销。应对瞬态故障的更有效的可能性可能是在较低的物理级别上容忍硬件错误,并在较高的系统级别上处理它们。这可以通过重用错误处理功能(例如通道解码器)或引入专门的纠错块来实现,这些功能可以通过将精力集中在对系统操作最关键的组件和位上来利用系统特性。为了实现此方法,需要评估硬件错误对系统性能的影响,这需要系统中错误传播的时空模型。由于复杂系统的蒙特卡洛仿真是不可行的,因此引入了逻辑门和电路的统计建模技术。这种方法可以对逻辑门上的噪声和可变性影响以及因归一化扇出引起的相关性进行建模,与蒙特卡洛模拟相比,误差为5%,但运行时间却少得多。

著录项

  • 来源
    《Microelectronics reliability 》 |2011年第11期| p.1469-1473| 共5页
  • 作者单位

    Chair of Electrical Engineering and Computer Systems, RWTH Aachen University. Schinkelstr. 2, Aachen, Germany;

    Chair of Electrical Engineering and Computer Systems, RWTH Aachen University. Schinkelstr. 2, Aachen, Germany;

    Chair of Electrical Engineering and Computer Systems, RWTH Aachen University. Schinkelstr. 2, Aachen, Germany;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号