首页> 外文期刊>Microelectronics & Reliability >Soft error estimation and mitigation of digital circuits by characterizing input patterns of logic gates
【24h】

Soft error estimation and mitigation of digital circuits by characterizing input patterns of logic gates

机译:通过表征逻辑门的输入模式来软估计和减轻数字电路的错误

获取原文
获取原文并翻译 | 示例

摘要

Soft errors caused by particles strike in combinational parts of digital circuits are a major concern in the design of reliable circuits. Several techniques have been presented to protect combinational logic and reduce the overall circuit Soft Error Rate (SER). Such techniques, however, typically come at the cost of significant area and performance overheads. This paper presents a low area and zero-delay overhead method to protect digital circuits' combinational parts against particles strike. This method is made up of a combination of two sub-methods: (1) a SER estimation method based on signal probability, called Estimation by Characterizing Input Patterns (ECIP) and (2) a protection method based on gate sizing, called Weighted and Timing Aware Gate Sizing (WTAGS). Unlike the previous techniques that either overlook internal nodes signal probability or exploit fault injection, ECIP computes the sensitivity of each gate by analytical calculations of both the probability of transient pulse generation and the probability of transient pulse propagation; these calculations are based on signal probability of the whole circuit nodes which make ECIP much more accurate as well as practical for large circuits. Using the results of ECIP, WTAGS characterizes the most sensitive gates to efficiently allocate the redundancy budget. The simulation results show the SER reduction of about 40% by applying the proposed method to ISCAS'89 benchmark circuits while imposing no delay overhead and 5% area overhead.
机译:由数字电路组合部分中的粒子撞击引起的软错误是可靠电路设计中的主要问题。已经提出了几种技术来保护组合逻辑并降低整个电路的软错误率(SER)。然而,这种技术通常以显着的面积和性能开销为代价。本文提出了一种低面积,零延迟的开销方法,以保护数字电路的组合部件免受微粒撞击。该方法由两个子方法的组合组成:(1)一种基于信号概率的SER估计方法,称为“通过表征输入模式(ECIP)进行估计”;(2)一种基于门大小的保护方法,称为“加权和时序感知门调整大小(WTAGS)。与先前的忽略内部节点信号概率或利用故障注入的技术不同,ECIP通过对瞬态脉冲产生概率和瞬态脉冲传播概率的分析计算来计算每个门的灵敏度。这些计算基于整个电路节点的信号概率,这使ECIP更加准确,并且适​​用于大型电路。使用ECIP的结果,WTAGS可以表征最敏感的门,从而有效地分配冗余预算。仿真结果表明,将所提出的方法应用于ISCAS'89基准电路时,SER减少了约40%,同时没有延迟开销和5%的面积开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号