首页> 外文期刊>Microelectronics & Reliability >An investigation into warpages, stresses and keep-out zone in 3D through-silicon-via DRAM packages
【24h】

An investigation into warpages, stresses and keep-out zone in 3D through-silicon-via DRAM packages

机译:对3D硅直通DRAM封装中的翘曲,应力和保留区的调查

获取原文
获取原文并翻译 | 示例

摘要

This paper aims to measure and simulate the warpages of 3D through-silicon via (TSV) die-stacked dynamic-random-access-memory (DRAM) packages during the manufacturing process. The related die stresses and keep-out zone (KOZ) for the stacked dies in the packages at room temperature are further calculated with the validated simulation model. The out-of-plane deformations (or warpages) of the packages from the full-field shadow moire are documented under temperature loading and found consistent with those from finite-element method (FEM). The results of the stresses and KOZs at the proximity of a single TSV for each die in the package at room temperature are presented. It is found that the sizes of KOZs in four-die stacked DRAM packages with and without epoxy molding compound (EMC) at room temperature are dominated by the horizontal pMOS transistors and more than double the size in wafer-level die. The sizes of KOZs at each die are similar in this four-die stacked DRAM package, even though the stresses at each die are apparently different.
机译:本文旨在在制造过程中测量和模拟3D贯通硅通孔(TSV)叠片式动态随机存取存储器(DRAM)封装的翘曲。使用经过验证的仿真模型,进一步计算了室温下封装中堆叠式模具的相关模具应力和保留区(KOZ)。在温度载荷下记录了来自全场阴影波纹的包装的平面外变形(或翘曲),发现与有限元方法(FEM)的相一致。给出了室温下封装中每个管芯在单个TSV附近的应力和KOZ的结果。发现在室温下带有或不带有环氧模塑化合物(EMC)的四管芯堆叠DRAM封装中KOZ的尺寸主要由水平pMOS晶体管决定,并且是晶圆级管芯的两倍以上。在此四管芯堆叠式DRAM封装中,每个管芯上的KOZ尺寸相似,即使每个管芯上的应力明显不同。

著录项

  • 来源
    《Microelectronics & Reliability》 |2014年第12期|2898-2904|共7页
  • 作者单位

    Department of Mechanical Engineering, Chang Gung University, Tao-Yuan 333, Taiwan, ROC;

    Department of Mechanical Engineering, Chang Gung University, Tao-Yuan 333, Taiwan, ROC;

    Department of Mechanical Engineering, Chang Gung University, Tao-Yuan 333, Taiwan, ROC;

    Technology Development Div, Nanya Technology Co., New Taipei City, Taiwan, ROC;

    Technology Development Div, Nanya Technology Co., New Taipei City, Taiwan, ROC;

    Technology Development Div, Nanya Technology Co., New Taipei City, Taiwan, ROC;

    Technology Development Div, Nanya Technology Co., New Taipei City, Taiwan, ROC;

    Technology Development Div, Nanya Technology Co., New Taipei City, Taiwan, ROC;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Through silicon via (TSV); Warpage; Keep-out zone (KOZ); Mobility change; Stress; 3D IC package;

    机译:硅通孔(TSV);翘曲;禁区(KOZ);流动性变化;强调;3D IC封装;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号