首页> 外文期刊>Microelectronics & Reliability >A finite state machine based fault tolerance technique for sequential circuits
【24h】

A finite state machine based fault tolerance technique for sequential circuits

机译:基于有限状态机的时序电路容错技术

获取原文
获取原文并翻译 | 示例

摘要

With technology advancement at the nanometer scale, systems became more subjected to higher manufacturing defects and higher susceptibility to soft errors. Currently, soft errors induced by ion particles are no longer limited to a specific field such as aerospace applications. This raises the challenge to come up with techniques to tackle soft errors in both combinational and sequential circuits. In this work, we propose a finite state machine (FSM) based fault tolerance technique for sequential circuits. The proposed technique is based on adding redundant equivalent states to protect few states with high probability of occurrence. The added states guarantee that all single faults occurring in the state variables of highly occurring states or in their combinational logic are tolerated. The proposed technique has minimal area overhead as only few states need protection.
机译:随着纳米级技术的进步,系统变得更易遭受更高的制造缺陷和更高的软错误敏感性。当前,由离子粒子引起的软错误不再局限于特定领域,例如航空航天应用。这就提出了解决组合电路和顺序电路中的软错误的技术的挑战。在这项工作中,我们提出了一种基于有限状态机(FSM)的时序电路容错技术。所提出的技术基于添加冗余等效状态以保护具有高发生概率的少数状态。增加的状态保证了在发生状态高的状态变量或其组合逻辑中发生的所有单个故障都是可以容忍的。所提出的技术具有最小的区域开销,因为只有很少的状态需要保护。

著录项

  • 来源
    《Microelectronics & Reliability》 |2014年第3期|654-661|共8页
  • 作者单位

    Deportment of Computer Engineering, King Fahad University for Petroleum and Minerals, Dhahran, Saudi Arabia;

    Department of Computer Engineering, King Saud University, Riyadh, Saudi Arabia;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号