首页> 外文期刊>Microelectronics & Reliability >Accurate reliability analysis of concurrent checking circuits employing an efficient analytical method
【24h】

Accurate reliability analysis of concurrent checking circuits employing an efficient analytical method

机译:采用有效分析方法的并发检查电路的准确可靠性分析

获取原文
获取原文并翻译 | 示例
           

摘要

Transient faults are important concerns in emerging ICs built from deep semiconductors. Concurrent error detection (CED) scheme has been proved to be an efficient technique in such a context. On the other hand, the increase of multiple faults can be foreseeable in future ICs. However, reported efforts applied to quantify the efficiency of CED schemes mostly consider single faults or suppose that implemented checker mechanisms are fault-free. This paper describes an alternative analytical solution for CED circuits analysis under a more realistic hypothesis. In addition to the assumption of the whole fault-prone circuit (including checker mechanisms), different failure rates of logic gate are considered as well. The proposed approach is based on probabilistic transfer matrices and then can deal with multiple faults. The time efficiency of the proposed solution is demonstrated through arithmetic circuits. By applying this solution, classical CED schemes are discussed according to different failure rates of transistor.
机译:瞬态故障是由深半导体制成的新兴IC中的重要问题。在这种情况下,并发错误检测(CED)方案已被证明是一种有效的技术。另一方面,可以预见在未来的IC中多重故障的增加。但是,用于量化CED方案效率的报告工作大多考虑了单个故障,或者假设已实现的检查器机制无故障。本文介绍了在更现实的假设下用于CED电路分析的替代分析解决方案。除了假定容易发生故障的整个电路(包括检查器机制)之外,还应考虑逻辑门的不同故障率。所提出的方法基于概率转移矩阵,然后可以处理多个故障。通过算术电路证明了所提出解决方案的时间效率。通过应用该解决方案,根据晶体管的不同故障率讨论了经典的CED方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号