首页> 外文期刊>Microelectronics & Reliability >Implementing Double Error Correction Orthogonal Latin Squares Codes in SRAM-based FPGAs
【24h】

Implementing Double Error Correction Orthogonal Latin Squares Codes in SRAM-based FPGAs

机译:在基于SRAM的FPGA中实现双纠错正交拉丁方码

获取原文
获取原文并翻译 | 示例

摘要

This paper studies the implementation of Double Error Correction Orthogonal Latin Squares (OLS) in Xilinx Field Programmable Gate Arrays (FPGAs). Several existing options to implement the decoder are considered and evaluated. The results show that the decoder complexity can be significantly optimized by appropriately selecting the implementation that is better suited to the internal FPGA structure. A new implementation tailored for the FPGA structure is proposed, which has a more efficient physical resource utilization compared with the existing ones. It is shown that the improvement on resource utilization is also highly correlated with the soft error vulnerability. The proposed decoder scheme has a reduced soft error cross section compared with other implementations. Based on these results, it seems that optimizing the ECC implementation for FPGAs can be effective and may be useful for other codes. (C) 2015 Published by Elsevier Ltd.
机译:本文研究了Xilinx现场可编程门阵列(FPGA)中双错误校正正交拉丁方(OLS)的实现。考虑并评估了几种实现解码器的现有选项。结果表明,通过适当选择更适合内部FPGA结构的实现,可以显着优化解码器的复杂度。提出了一种针对FPGA结构量身定制的新实现,该实现与现有的相比具有更高的物理资源利用率。结果表明,资源利用率的提高也与软错误漏洞高度相关。与其他实施方式相比,所提出的解码器方案具有减小的软错误横截面。基于这些结果,看来优化FPGA的ECC实现可能是有效的,并且可能对其他代码有用。 (C)2015年由Elsevier Ltd.出版

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号