首页> 外文期刊>Microelectronics & Reliability >A fast fault injection platform of multiple SEUs for SRAM-based FPGAs
【24h】

A fast fault injection platform of multiple SEUs for SRAM-based FPGAs

机译:用于基于SRAM的FPGA的多个SEU的快速故障注入平台

获取原文
获取原文并翻译 | 示例
           

摘要

In recent years, SRAM-based FPGA has been applied in space due to its high density and configurability. However, due to its high sensitivity to SEU, it is difficult to be applied in space. With the decrease of the feature size, SRAM-based FPGA becomes more sensitive to SEU. Therefore, how to evaluate the sensitivity to SEU of a design in FPGA is very important for the application in space. This paper presents a fast fault injection platform for SRAM-based FPGA, which can emulate accumulated multiple SEUs in SRAM-based FPGA to evaluate the sensitivity of the design in FPGA. This paper uses the internal injection through ICAP which is faster than the external injection. In order to speed up the fault injection flow, this paper improves the fault injection from three key points. The proposed fault injection platform can repair the accumulated SEUs automatically by itself after completing an injection flow which can ensure that the next fault injection is valid. The locations for injection are effective at every clock in order to speed up by designing an optimized address generator. A fault injection flow based on pipeline is proposed to speed up the fault injection. We show the sensitivity of ISCAS85 benchmark circuits configured in FPGA and validate the fault injection platform by comparing the error rate and resource utilization. We show the speed in one fault inject flow for the flow based on both pipeline and non-pipeline flow. The results indicate the proposed fault injection flow based on pipeline has a faster speed.
机译:近年来,基于SRAM的FPGA由于其高密度和可配置性而在空间中得到了应用。然而,由于其对SEU的高敏感性,因此难以在太空中应用。随着功能尺寸的减小,基于SRAM的FPGA对SEU变得更加敏感。因此,如何评估FPGA中设计对SEU的灵敏度对于空间应用非常重要。本文提出了一种用于基于SRAM的FPGA的快速故障注入平台,该平台可以仿真基于SRAM的FPGA中累积的多个SEU,以评估FPGA设计的敏感性。本文使用通过ICAP的内部注入,这比外部注入更快。为了加快故障注入流程,本文从三个关键方面改进了故障注入。提出的故障注入平台可以在完成注入流程后自行自动修复累积的SEU,从而确保下一次故障注入有效。注入位置在每个时钟都有效,以便通过设计优化的地址生成器来加快速度。提出了基于管道的故障注入流程,以加快故障注入。我们展示了在FPGA中配置的ISCAS85基准电路的灵敏度,并通过比较错误率和资源利用率来验证故障注入平台。我们显示了基于管道和非管道流量的故障注入流量的速度。结果表明,基于管道的故障注入流程具有更快的速度。

著录项

  • 来源
    《Microelectronics & Reliability》 |2018年第3期|147-152|共6页
  • 作者单位

    Harbin Inst Technol, Microelect Ctr, Harbin, Heilongjiang, Peoples R China;

    Harbin Inst Technol, Microelect Ctr, Harbin, Heilongjiang, Peoples R China;

    Harbin Inst Technol, Microelect Ctr, Harbin, Heilongjiang, Peoples R China;

    Harbin Inst Technol, Microelect Ctr, Harbin, Heilongjiang, Peoples R China;

    Harbin Inst Technol, Microelect Ctr, Harbin, Heilongjiang, Peoples R China;

    Harbin Inst Technol, Microelect Ctr, Harbin, Heilongjiang, Peoples R China;

    Harbin Inst Technol, Shenzhen, Shenzhen, Peoples R China;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    SRAM-based FPGA; Multiple SEUs; Fault injection;

    机译:基于SRAM的FPGA;多个SEU;故障注入;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号