...
首页> 外文期刊>Microelectronics & Reliability >Empirical derivation of upper and lower bounds of NBTI aging for embedded cores
【24h】

Empirical derivation of upper and lower bounds of NBTI aging for embedded cores

机译:嵌入式内核NBTI老化上限和下限的经验推导

获取原文
获取原文并翻译 | 示例

摘要

In deeply scaled CMOS technologies, device aging causes transistor performance parameters to degrade over time. While reliable models to accurately assess these degradations are available for devices and circuits, the extension to these models for estimating the aging of microprocessor cores is not trivial and there is no well accepted model in the literature.
机译:在深度扩展的CMOS技术中,设备老化会导致晶体管性能参数随时间降低。尽管可以为器件和电路提供可靠的模型来准确评估这些性能下降,但是扩展这些模型以估计微处理器内核的老化并不是一件容易的事,并且在文献中也没有公认的模型。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号