首页> 外文期刊>Microelectronics & Reliability >Gate drive circuit for current balancing of parallel-connected SiC-JFETs under avalanche mode
【24h】

Gate drive circuit for current balancing of parallel-connected SiC-JFETs under avalanche mode

机译:用于雪崩模式下并行连接的SIC-JFET的电流平衡的栅极驱动电路

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a gate drive circuit for the current balancing of parallel-connected SiC-JFETs under avalanche mode. For a solid-state DC circuit breaker, the power devices have to be connected in parallel to reduce the ON-resistance and increase the current rating. In addition, it is reported that the SiC-JFET is suitable power devices from the viewpoint of both conduction loss and long-term reliability. This paper presents the behavior of current balancing of SiC-JFETs in parallel, and then proposes a design procedure of gate drive circuits. The gate drive circuits can achieve the current balance equalization of parallel-connected SiC-JFETs under avalanche mode. The validity of the proposed gate drive circuit is verified by the experiment that uses 1.2 kV SiC-JFETs in a 400 V system.
机译:本文提出了一种栅极驱动电路,用于在雪崩模式下平行连接的SIC-JFET进行电流平衡。对于固态直流断路器,电源装置必须并联连接,以降低导通电阻并增加电流额定值。此外,据报道,从传导损耗和长期可靠性的观点来看,SIC-JFET是合适的功率器件。本文介绍了SIC-JFET的当前平衡并行的行为,然后提出了栅极驱动电路的设计过程。栅极驱动电路可以在雪崩模式下实现并联连接的SiC-JFET的电流平衡均衡。所提出的栅极驱动电路的有效性通过在400 V系统中使用1.2 kV SiC-JFET的实验验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号