首页> 外文期刊>Microelectronics & Reliability >A cost-efficient error-resilient approach to distributed arithmetic for signal processing
【24h】

A cost-efficient error-resilient approach to distributed arithmetic for signal processing

机译:一种具有成本效益的防错弹性分布式算法,用于信号处理

获取原文
获取原文并翻译 | 示例
           

摘要

Distributed arithmetic (DA) brings area and power benefits to digital designs relevant to the Internet-of-Things. Therefore, a new error resilient technique for DA computation is proposed to improve robustness against process, voltage, and temperature variations. The proposed approach mitigates the effect of timing violations by first providing a guardband for significant (most significant bit) computations. This guardband is initially achieved by modifying the order of DA serial operations and borrowing time from the least significant bit (ISB) group. Therefore, LSB computation can correspond to the critical path, and timing error can be tolerated at the cost of acceptable accuracy loss. Moreover, the shifted-phase clock signals are applied on the end-point registers, thereby increasing the global guardband without any effect on system sampling rate. Our approach is demonstrated on a 16-tap FIR filter using the 65 nm CMOS process. The simulation results demonstrate that this design can maintain error-free operation without worst case timing margin, and achieve up to 42% power savings by voltage scaling when the worst case margin is considered. This is at the cost of a 6.3% delay and 7.3% overhead.
机译:分布式算术(DA)为与物联网相关的数字设计带来了面积和功耗优势。因此,提出了一种新的用于DA计算的容错技术,以提高针对过程,电压和温度变化的鲁棒性。所提出的方法通过首先为重要(最高有效位)计算提供保护带来减轻时序违规的影响。最初通过修改DA串行操作的顺序和从最低有效位(ISB)组中借用时间来实现此保护带。因此,LSB计算可以对应于关键路径,并且可以以可接受的精度损失为代价来容忍定时误差。而且,将相移时钟信号施加在端点寄存器上,从而增加了全局保护带,而对系统采样率没有任何影响。我们的方法在使用65 nm CMOS工艺的16抽头FIR滤波器上得到了证明。仿真结果表明,该设计可以在没有最坏情况下的时序裕度的情况下保持无错误运行,并且当考虑最坏情况下的裕度时,通过电压缩放可以节省多达42%的功耗。这是以6.3%的延迟和7.3%的开销为代价的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号