...
首页> 外文期刊>Microelectronics & Reliability >PTM-based hybrid error-detection architecture for ARM microprocessors
【24h】

PTM-based hybrid error-detection architecture for ARM microprocessors

机译:用于ARM微处理器的基于PTM的混合错误检测体系结构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This work presents a hybrid error detection architecture that uses ARM PTM trace interface to observe ARM microprocessor behaviour. The proposed approach is suitable for COTS microprocessors because it does not modify the microprocessor architecture and is able to detect errors thanks to the reuse of its trace subsystem. Validation has been performed by proton irradiation and fault injection campaigns on a Zynq AP SoC including a Cortex-A9 ARM microprocessor and an implementation of the proposed hardware monitor in programmable logic. Experimental results demonstrate that a high error detection rate can be achieved on a commercial microprocessor.
机译:这项工作提出了一种混合错误检测体系结构,该体系结构使用ARM PTM跟踪接口来观察ARM微处理器的行为。所提出的方法适用于COTS微处理器,因为它不修改微处理器的体系结构,并且由于其跟踪子系统的重用而能够检测错误。已经通过在包括Cortex-A9 ARM微处理器的Zynq AP SoC上进行了质子辐照和故障注入活动进行了验证,并在可编程逻辑中实现了所提出的硬件监视器。实验结果表明,在商用微处理器上可以实现较高的错误检测率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号