首页> 外文期刊>Microelectronics journal >Design exploration for network on chip based FPGAs: 2D and 3D tiles to router interface
【24h】

Design exploration for network on chip based FPGAs: 2D and 3D tiles to router interface

机译:基于芯片FPGA的网络设计探索:2D和3D瓦片路由器接口

获取原文
获取原文并翻译 | 示例

摘要

Nowadays, SoC uses Network on Chip (NoC) to connect its increasing number of building blocks. FPGAs, like SoCs, can use NoC to connect its increasing number of tiles, memories, DSP slices and embedded processors. However, one drawback of using NoC is that increasing its router ports affects the area, power and frequency of the system significantly. For FPGAs to benefit from the NoC approach, an efficient way has to be found to interface a large number of blocks without increasing NoC router ports. In this paper, a concentrator module or a Codec, is used to connect between routers and multiple Tiles (FPGA basic building block). Usage of Codec reduces the effect of increasing tile count on the area, power and frequency of the FPGA routing network. Different 2D and 3D network configurations are compared to investigate the effects of adding the Codec module.
机译:如今,SoC使用芯片上的网络(NOC)来连接其越来越多的构建块。 FPGA,如SoC,可以使用NOC来连接其越来越多的瓷砖,存储器,DSP切片和嵌入式处理器。然而,使用NOC的一个缺点是增加其路由器端口显着影响系统的区域,功率和​​频率。对于FPGA来从NoC方法中受益,必须在不增加NoC路由器端口的情况下接口大量块的有效方法。在本文中,集中器模块或编解码器用于连接路由器和多个瓦片(FPGA基本构建块)。编解码器的使用减少了瓦片计数对FPGA路由网络的区域,功率和​​频率的影响。比较不同的2D和3D网络配置,以研究添加编解码器模块的效果。

著录项

  • 来源
    《Microelectronics journal》 |2019年第6期|47-55|共9页
  • 作者单位

    Cairo Univ Elect & Commun Engn Dept Giza 12613 Egypt;

    Cairo Univ Elect & Commun Engn Dept Giza 12613 Egypt|Univ Sci & Technol Nanotechnol & Nanoelect Program Zewail City Sci & Technol Giza 12578 Egypt;

    Cairo Univ Elect & Commun Engn Dept Giza 12613 Egypt;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号