...
首页> 外文期刊>Microelectronics journal >Asynchronous logic one-level LUT design based on partial acknowledgement
【24h】

Asynchronous logic one-level LUT design based on partial acknowledgement

机译:基于部分确认的异步逻辑一级LUT设计

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In the paper, asynchronous logic design targeting LUT of custom size (number of inputs) implementation is proposed. It is based on conventional Sum-Of-Product terms (SOP) what differs from existing methods where Sum-Of-Minterms (SOM) and Disjoint SOP are supposed. It is shown, that LUT architectural features and delays ensure SOP hazard-free implementation. Nowadays reconfigurable chips contain multiple LUTs that can be combined using so called dedicated multiplexers. It implies producing LUT-based structure of various inputs number to match design needs. As a result, a function can be implemented using one-level LUT which increases the circuit performance. It is in contrast to the conventional approach where multi-level implementation is supposed. The model consists of functional and completion detection (CD) blocks. Both blocks are implemented using LUTs. LUTs total size is an optimization criterion. The method of LUTs total size minimization is proposed where inputs are removed from CD block and partially acknowledged via functional one. The problem is formulated as a covering task. Two sets of benchmarks are processed and comparison is done. Using our method, improvement w.r.t mention criterion is achieved.
机译:在本文中,提出了针对定制大小(输入数量)实现的LUT的异步逻辑设计。它基于常规的乘积总和(SOP),与现有方法中假定的乘积总和(SOM)和不相交SOP不同。结果表明,LUT的体系结构功能和延迟确保了SOP的无害实施。如今,可重配置芯片包含多个LUT,可以使用所谓的专用多路复用器进行组合。这意味着产生各种输入数量的基于LUT的结构,以满足设计需求。结果,可以使用一级LUT来实现功能,这可以提高电路性能。与常规方法相反,传统方法假定采用多级实现。该模型由功能和完成检测(CD)块组成。这两个模块都是使用LUT实现的。 LUT的总大小是优化标准。提出了将LUT的总大小最小化的方法,其中将输入从CD块中删除,并通过功能之一进行部分确认。该问题被表述为一项覆盖任务。处理了两组基准,并进行了比较。使用我们的方法,可以达到无提及标准的改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号