...
首页> 外文期刊>Journal of supercomputing >Novel optimized tree-based stack-type architecture for 2n-bit comparator at nanoscale with energy dissipation analysis
【24h】

Novel optimized tree-based stack-type architecture for 2n-bit comparator at nanoscale with energy dissipation analysis

机译:纳米尺度的新型优化树木堆栈型架构,纳米尺度与能量耗散分析

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Comparator is an essential building block in many digital circuits such as biometric authentication, data sorting, and exponents comparison in floating-point architectures among others. Quantum-dot Cellular Automata (QCA) is a latest nanotechnology that overcomes the drawbacks of Complementary Metal Oxide Semiconductor (CMOS) technology. In this paper, novel area optimized 2n-bit comparator architecture is proposed. To achieve the objective, 1-bit stack-type and 4-bit tree-based stack-type (TB-ST) comparators are proposed using QCA. Then, two tree-based architectures of 4-bit comparators are arranged in two layers to optimize the number of quantum cells and area of an 8-bit comparator. Thus, this design can be extended to any 2n-bit comparator. Simulation results of 4-bit and 8-bit comparators using QCADesigner 2.0.3 show that there is a significant improvement in the number of quantum cells and area occupancy. The proposed TB-ST 8-bit comparator uses 2.5 clock cycles and 622 quantum cells with area occupancy of 0.49 mu m(2)which is an improvement by 10.5% and 38%, respectively, compared to existing designs. Scaling it to a 32-bit comparator, the proposed architecture requires only 2675 quantum cells in an area of 2.05 mu m(2)with a delay of 3.5 clock cycles, indicating 9.35% and 28.8% improvements, respectively, demonstrating the merit of the proposed architecture. Besides, energy dissipation analysis of the proposed TB-ST 8-bit comparator is simulated on QCADesigner-E tool, indicating average energy dissipation reduction of 17.3% compared to existing works.
机译:比较器是许多数字电路中的基本构建块,例如生物识别认证,数据分类和指数在浮点架构中的比较。量子点蜂窝自动机(QCA)是最新的纳米技术克服了互补金属氧化物半导体(CMOS)技术的缺点。本文提出了新颖的区域优化的2N比特比较器架构。为了实现目标,使用QCA提出了1位堆叠型和基于4位树的堆栈类型(TB-ST)比较器。然后,两个基于树的基于树的架构4位比较器布置成两层,以优化8位比较器的量子单元和面积的数量。因此,该设计可以扩展到任何2N位比较器。使用QCadesigner 2.0.3的4位和8位比较器的仿真结果表明量子电池数量和面积占用的数量显着改善。所提出的TB-ST 8位比较器使用2.5次时钟循环和622个量子细胞,面积占用率为0.49μm(2),与现有设计相比,分别提高了10.5%和38%。将其缩放到32位比较器,所提出的架构仅在2.05 mu m(2)的面积中仅需要2675个量子电池,延迟3.5个时钟周期,分别表明9.35%和28.8%的改进,展示了该优点提出的架构。此外,在QCadeigner-E工具上模拟了所提出的TB-ST 8位比较器的能量耗散分析,与现有工程相比,表示平均能量耗散17.3%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号