首页> 外文期刊>Journal of supercomputing >Efficiency analysis of modern vector architectures: vector ALU sizes, core counts and clock frequencies
【24h】

Efficiency analysis of modern vector architectures: vector ALU sizes, core counts and clock frequencies

机译:现代矢量架构的效率分析:矢量ALU大小,核心数和时钟频率

获取原文
获取原文并翻译 | 示例

摘要

Moore's Law predicted that the number of transistors on a chip would double approximately every 2 years. However, this trend is arriving at an impasse. Optimizing the usage of the available transistors within the thermal dissipation capabilities of the packaging is a pending topic. Multi-core processors exploit coarse-grain parallelism to improve energy efficiency. Vectorization allows developers to exploit data-level parallelism, operating on several elements per instruction and thus, reducing the pressure to the fetch and decode pipeline stages. In this paper, we perform an analysis of different resource optimization strategies for vector architectures. In particular, we expose the need to break down voltage and frequency domains for LLC, ALUs and vector ALUs if we aim to optimize the energy efficiency and performance of our system. We also show the need for a dynamic reconfiguration strategy that adapts vector register length at runtime.
机译:摩尔定律预测,芯片上的晶体管数量大约每2年增加一倍。但是,这种趋势正在陷入僵局。在封装的散热能力内优化可用晶体管的使用是一个悬而未决的话题。多核处理器利用粗粒度并行机制来提高能效。向量化允许开发人员利用数据级并行性,对每条指令使用多个元素,从而减轻了获取和解码流水线阶段的压力。在本文中,我们对矢量体系结构的不同资源优化策略进行了分析。特别是,如果我们旨在优化系统的能效和性能,那么我们就需要打破LLC,ALU和矢量ALU的电压和频域。我们还显示了对动态重配置策略的需求,该策略可在运行时适应向量寄存器的长度。

著录项

  • 来源
    《Journal of supercomputing》 |2020年第3期|1960-1979|共20页
  • 作者

  • 作者单位

    Ctr Nacl Supercomputac Barcelona Spain;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Vector; Efficiency; DVFS; Power wall;

    机译:向量;效率;DVFS;电源墙;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号