首页> 外文期刊>Journal of supercomputing >SpExSim: assessing kernel suitability for C-based high-level hardware synthesis
【24h】

SpExSim: assessing kernel suitability for C-based high-level hardware synthesis

机译:SpExSim:评估内核是否适合基于C的高级硬件综合

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

We present SpExSim, a software tool for quickly surveying legacy code bases for kernels that could be accelerated by FPGA-based compute units. We specifically aim for low development effort by considering the use of C-based high-level hardware synthesis, instead of complex manual hardware designs. SpExSim not only exploits the spatially distributed model of computation commonly used on FPGAs, but can also model the effect of two different microarchitectures commonly used in C-to-hardware compilers, including pipelined architectures with modulo scheduling. The estimations have been validated against actual hardware generated by two current HLS tools.
机译:我们介绍了SpExSim,这是一种用于快速调查内核的旧代码库的软件工具,这些代码库可以通过基于FPGA的计算单元来加速。通过考虑使用基于C的高级硬件综合而不是复杂的手动硬件设计,我们专门针对低开发工作量。 SpExSim不仅利用FPGA上常用的空间分布计算模型,而且还可以对C到硬件编译器中常用的两种不同微体系结构的效果进行建模,包括带有模调度的流水线架构。估计值已针对由两个当前HLS工具生成的实际硬件进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号