首页> 外文期刊>Journal of supercomputing >Loss-aware routing algorithm for photonic networks on chip
【24h】

Loss-aware routing algorithm for photonic networks on chip

机译:片上光子网络的损耗感知路由算法

获取原文
获取原文并翻译 | 示例

摘要

Photonic network on chip was introduced as an efficient communication platform to overcome the existing challenges in traditional networks on chip. Optical networks provide high bandwidth and low power dissipation infrastructure. Insertion loss is one of the important parameters in photonic networks on chip. In this study, we propose a solution in routing algorithm level in order to reduce insertion loss in photonic network on chip, by passing packets through paths with lower number of optical elements. Simulation results reveal that a novel approach in the routing level decreases insertion loss as much as possible, energy consumption and optical power budget. Our proposed routing has 29.05% less insertion loss under all2all traffic pattern for blocking torus topology, and it has about 12.37% less insertion loss for TorusNX topology in comparison with primary dimension-ordered routing. Proposed routing algorithm increases both the network bandwidth and scalability.
机译:引入了片上光子网络作为一种有效的通信平台,以克服传统片上网络中的现有挑战。光网络提供了高带宽和低功耗的基础架构。插入损耗是片上光子网络中的重要参数之一。在这项研究中,我们提出了一种路由算法级别的解决方案,以通过将数据包通过光学元件数量较少的路径来减少片上光子网络中的插入损耗。仿真结果表明,一种新的路由选择方法可以最大程度地减少插入损耗,降低能耗和光功率预算。我们提出的路由在all2all流量模式下用于阻塞Torus拓扑的插入损耗降低了29.05%,与主要尺寸排序的路由相比,TorusNX拓扑的插入损耗降低了约12.37%。建议的路由算法增加了网络带宽和可扩展性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号