首页> 外文期刊>Journal of VLSI signal processing systems for signal, image, and video technology >Verification and Design Methods for the BrainScaleS Neuromorphic Hardware System
【24h】

Verification and Design Methods for the BrainScaleS Neuromorphic Hardware System

机译:BRINSCALES神经族硬件系统的验证和设计方法

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents verification and implementation methods that have been developed for the design of the BrainScaleS-2 65 nm ASICs. The 2nd generation BrainScaleS chips are mixed-signal devices with tight coupling between full-custom analog neuromorphic circuits and two general purpose microprocessors (PPU) with SIMD extension for on-chip learning and plasticity. Simulation methods for automated analysis and pre-tapeout calibration of the highly parameterizable analog neuron and synapse circuits and for hardware-software co-development of the digital logic and software stack are presented. Accelerated operation of neuromorphic circuits and highly-parallel digital data buses between the full-custom neuromorphic part and the PPU require custom methodologies to close the digital signal timing at the interfaces. Novel extensions to the standard digital physical implementation design flow are highlighted. We present early results from the first full-size BrainScaleS-2 ASIC containing 512 neurons and 130 K synapses, demonstrating the successful application of these methods. An application example illustrates the full functionality of the BrainScaleS-2 hybrid plasticity architecture.
机译:本文介绍了为BRINSCALES-2 65 NM ASIC的设计开发的验证和实施方法。第二代BRINSCALES芯片是具有紧密耦合的混合信号器件,在全定制的模拟神经晶体电路和两个通用微处理器(PPU)之间,具有用于片上学习和可塑性的SIMD延伸。提供了高度可参数化模拟神经元和突触电路的自动分析和预磁带校准和用于数字逻辑和软件堆栈的硬件软件共同开发的仿真方法。全古代神经族部件和PPU之间的神经晶路和高度平行数字数据总线的加速操作需要定制方法来关闭接口的数字信号时序。突出显示标准数字物理实现设计流的新延长。我们呈现出含有512神经元和130 k突触的第一个全尺寸Brinscales-2 AsiC的早期结果,展示了这些方法的成功应用。应用示例说明了BRINSCALES-2混合塑性架构的完整功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号