首页> 外文期刊>Journal of Parallel and Distributed Computing >Spintronic Threshold Logic Array (STLA)-A compact, low leakage, non-volatile gate array architecture
【24h】

Spintronic Threshold Logic Array (STLA)-A compact, low leakage, non-volatile gate array architecture

机译:Spintronic门限逻辑阵列(STLA)-紧凑,低泄漏,非易失性门阵列架构

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a novel, first of its kind architecture for a threshold logic gate using conventional MOSFETs and an STT-MTJ (Spin Transfer Torque-Magnetic Tunneling Junction) device. The resulting cell, called STL which is extremely compact can be programmed to realize a large number of threshold functions, many of which would require a multilevel network of conventional CMOS logic gates. Next, we describe a novel array architecture consisting of STL cells onto which complex logic networks can be mapped. The resulting array, called STLA has several advantages not available with conventional logic. This type of logic (1) is non-volatile, (2) is structurally regular and operates like DRAM, (3) is fully observable and controllable, (4) has zero standby power. These advantages are demonstrated and compared by implementing a 16-bit carry look-ahead adder and a 32-bit Wallace tree multiplier in STLA and FPGA.
机译:本文介绍了一种新颖的,采用常规MOSFET和STT-MTJ(自旋传递转矩-磁性隧穿结)器件的阈值逻辑门架构。可以对生成的单元(称为STL)进行极为紧凑的编程,以实现大量的阈值功能,其中许多功能都需要传统CMOS逻辑门的多层网络。接下来,我们描述一种由STL单元组成的新型阵列体系结构,可以将复杂的逻辑网络映射到该体系结构上。所得阵列称为STLA,具有传统逻辑无法提供的多个优点。这种类型的逻辑(1)是非易失性的,(2)在结构上是规则的,并且像DRAM一样运行,(3)是完全可观察和可控制的,(4)待机功率为零。通过在STLA和FPGA中实现16位进位超前加法器和32位Wallace树乘法器,展示并比较了这些优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号