机译:Spintronic门限逻辑阵列(STLA)-紧凑,低泄漏,非易失性门阵列架构
School of Computing, Informatics and Decision Systems Engineering, Arizona State University, Tempe, AZ 85281, USA;
School of Computing, Informatics and Decision Systems Engineering, Arizona State University, Tempe, AZ 85281, USA;
School of Computing, Informatics and Decision Systems Engineering, Arizona State University, Tempe, AZ 85281, USA;
Threshold logic; Spin Transfer Torque-Magnetic Tunneling; Junction (STT-MTJ); Gate array architecture; Low leakage magnetic circuits;
机译:利用硅干刻蚀法制备具有低栅极漏电流的溅射门控硅场发射极阵列
机译:紧凑型可逆容错现场可编程门阵列的设计:可逆逻辑综合的新方法
机译:量子门阵列作为经典逻辑门阵列的相干和
机译:Spintronic门限逻辑阵列(STLA)-紧凑,低泄漏,非易失性门阵列架构
机译:基于脉动阵列的可扩展积分图像体系结构的现场可编程门阵列实现。
机译:勘误:具有超低能量延迟积的抗错非易失性磁弹性通用逻辑门
机译:基于单电子门限逻辑门的可编程逻辑阵列的设计与仿真
机译:用于并行光学开关和计算机体系结构的集成光子开关和逻辑门阵列