首页> 外文期刊>Journal of Parallel and Distributed Computing >The QC-2 parallel Queue processor architecture
【24h】

The QC-2 parallel Queue processor architecture

机译:QC-2并行队列处理器架构

获取原文
获取原文并翻译 | 示例

摘要

Queue based instruction set architecture processor offers an attractive option in the design of embedded systems. In our previous work, we proposed a novel queue processor architecture as a starting point for hardware/software design space exploration for embedded applications. In this paper, we present a high performance 32-bit Synthesizable QueueCore (QC-2)—an improved and optimized version of the produced order parallel Queue processor (PQP), with single precision floating-point support. The QC-2 core also implements a novel technique used to extend immediate values and memory instruction offsets that were otherwise not representable because of bit-width constraints in the PQP processor. A prototype implementation is produced by synthesizing the high-level model for a target FPGA device. We present the architecture description and design results in a fair amount of details.
机译:基于队列的指令集体系结构处理器为嵌入式系统的设计提供了一个有吸引力的选择。在我们之前的工作中,我们提出了一种新颖的队列处理器体系结构,以此作为嵌入式应用程序硬件/软件设计空间探索的起点。在本文中,我们介绍了一种高性能的32位可综合QueueCore(QC-2),它是生产订单并行队列处理器(PQP)的改进和优化版本,具有单精度浮点支持。 QC-2内核还实现了一种新颖的技术,该技术用于扩展立即数和存储器指令偏移量,这些数据由于PQP处理器中的位宽限制而无法表示。通过综合目标FPGA器件的高级模型来产生原型实现。我们以大量细节介绍了体系结构描述和设计结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号