...
首页> 外文期刊>Journal of Circuits, Systems, and Computers >A COMPACT HIGH-SPEED LOW-POWER RAIL-TO-RAIL BUFFER AMPLIFIER FOR STEP-PULSE SIGNALS
【24h】

A COMPACT HIGH-SPEED LOW-POWER RAIL-TO-RAIL BUFFER AMPLIFIER FOR STEP-PULSE SIGNALS

机译:用于步进脉冲信号的紧凑型高速低功率轨到轨缓冲放大器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A compact high-speed low-power rail-to-rail buffer amplifier, which is suitable for driving heavy capacitive loads, is proposed. The buffer amplifier is composed of a pair of push-pull output transistors with two feedback loops consisting of a pair of complementary error amplifiers and a pair of complementary common-source amplifiers. The buffer draws little current while static but has a large driving capability while transient. A mutual bias scheme is also proposed to reduce the power consumption and the die area for LCD applications. An experimental prototype buffer amplifier implemented in a 0.35 μm CMOS technology demonstrates that the settling time is 1.5μs for a voltage swing of 0.1 ~ (VDD-0.1) V under a 600 pF capacitance load. Quiescent current of 4 μA is measured. The area of this buffer is 32 × 109 μm~2.
机译:提出了一种紧凑的高速低功率轨到轨缓冲放大器,适用于驱动高容性负载。缓冲放大器由一对推挽输出晶体管和两个反馈环路组成,两个反馈环路由一对互补误差放大器和一对互补共源放大器组成。静态时,缓冲器消耗的电流很小,而瞬态时则具有很大的驱动能力。还提出了一种互偏方案,以减少LCD应用的功耗和芯片面积。在0.35μmCMOS技术中实现的实验原型缓冲放大器表明,在600 pF电容负载下,电压摆幅为0.1〜(VDD-0.1)V时,建立时间为1.5μs。测量的静态电流为4μA。该缓冲区的面积为32×109μm〜2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号