首页> 外文期刊>International journal of reconfigurable computing >A New High-Performance Digital FM Modulator and Demodulator for Software-Defined Radio and Its FPGA Implementation
【24h】

A New High-Performance Digital FM Modulator and Demodulator for Software-Defined Radio and Its FPGA Implementation

机译:一种用于软件无线电的新型高性能数字FM调制器和解调器及其FPGA实现

获取原文
获取原文并翻译 | 示例
       

摘要

This paper deals with an FPGA implementation of a high performance FM modulator and demodulator for software denned radio (SDR) system. The individual component of proposed FM modulator and demodulator has been optimized in such a way that the overall design consists of a high-speed, area optimized and low-power features. The modulator and demodulator contain an optimized direct digital frequency synthesizer (DDFS) based on quarter-wave symmetry technique for generating the carrier frequency with spurious free dynamic range (SFDR) of more than 64 dB. The FM modulator uses pipelined version of the DDFS to support the up conversion in the digital domain. The proposed FM modulator and demodulator has been implemented and tested using XC2VP30-7ff896 FPGA as a target device and can operate at a maximum frequency of 334.5 MHz and 131 MHz involving around 1.93 K and 6.4 K equivalent gates for FM modulator and FM demodulator respectively. After applying a 10 KHz triangular wave input and by setting the system clock frequency to 100 MHz using Xpower the power has been calculated. The FM modulator consumes 107.67 mW power while FM demodulator consumes 108.67 mW power for the same input running at same data rate.
机译:本文介绍了一种用于软件无线电(SDR)系统的高性能FM调制器和解调器的FPGA实现。提议的FM调制器和解调器的各个组件已经过优化,以使整体设计包括高速,区域优化和低功耗功能。调制器和解调器包含基于四分之一波对称技术的优化直接数字频率合成器(DDFS),用于生成具有超过64 dB的无杂散动态范围(SFDR)的载波频率。 FM调制器使用DDFS的流水线版本来支持数字域中的上变频。拟议的FM调制器和解调器已经使用XC2VP30-7ff896 FPGA作为目标器件进行了实现和测试,并且可以在334.5 MHz和131 MHz的最大频率下运行,分别涉及FM调制器和FM解调器的大约1.93 K和6.4 K等效门。在施加10 KHz三角波输入并通过使用Xpower将系统时钟频率设置为100 MHz之后,已经计算出功率。对于以相同数据速率运行的相同输入,FM调制器消耗107.67 mW功率,而FM解调器消耗108.67 mW功率。

著录项

  • 来源
    《International journal of reconfigurable computing》 |2011年第4期|p.342532.1-342532.10|共10页
  • 作者单位

    Electronics and Electrical Communication Engineering, Indian Institute of Technology, Kharagpur 721302, India;

    Electronics and Electrical Communication Engineering, Indian Institute of Technology, Kharagpur 721302, India;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

  • 入库时间 2022-08-18 00:37:20

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号