...
首页> 外文期刊>International Journal of Pattern Recognition and Artificial Intelligence >A VLSI IMPLEMENTATION OF THE INVERSE DISCRETE COSINE TRANSFORM
【24h】

A VLSI IMPLEMENTATION OF THE INVERSE DISCRETE COSINE TRANSFORM

机译:离散余弦逆变换的VLSI实现

获取原文
获取原文并翻译 | 示例
           

摘要

The Inverse Discrete Cosine Transform (IDCT) is an important function in HDTV, digital TV and multimedia systems complying with JPEG or MPEG standards for video compression. However, the IDCT is computationally intensive and therefore very expensive to implement in VLSI using direct matrix multiplication. By properly arranging the input coefficient sequence and the output data, the rows and columns of the transform matrix can be reordered to build modular regularity suitable for custom implementation in VLSI. This regularity can be exploited, so that a single permutation can be used to derive each output column from the previous one using a circular shift of an accumulator's input data multiplied in a special sequence. This technique, using only one 1-dimensional IDCT processor and seven constant multipliers, and its implementation are presented. Operation of 58 MHz under worst case conditions is easily achieved, thus making the design applicable to a wide range of video and real time image processing applications. Fabricated in 0.5 micron triple metal CMOS technology, the IDCT contains 70,000 transistors occupying 7 mm~2 square silicon. The design has been used on an AT&T MPEG video decoder chip.
机译:离散余弦逆变换(IDCT)在符合JPEG或MPEG视频压缩标准的HDTV,数字电视和多媒体系统中是一项重要功能。但是,IDCT占用大量计算资源,因此使用直接矩阵乘法在VLSI中实现非常昂贵。通过适当安排输入系数序列和输出数据,可以对变换矩阵的行和列进行重新排序,以构建适用于VLSI中自定义实现的模块化规则。可以利用这种规律性,这样就可以使用累加器输入数据的循环移位(按特殊顺序)使用单个排列从上一个导出每个输出列。介绍了仅使用一个一维IDCT处理器和七个常数乘法器的技术及其实现。在最坏情况下,很容易实现58 MHz的操作,因此使该设计适用于各种视频和实时图像处理应用。 IDCT采用0.5微米三金属CMOS技术制造,包含70,000个晶体管,占据7 mm〜2平方硅。该设计已在AT&T MPEG视频解码器芯片上使用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号