首页> 外文期刊>International journal of circuit theory and applications >Two novel low power and very high speed pulse triggered flip-flops
【24h】

Two novel low power and very high speed pulse triggered flip-flops

机译:两个新颖的低功耗和超高速脉冲触发触发器

获取原文
获取原文并翻译 | 示例
       

摘要

Two novel low power and high-speed pulse triggered flip-flops were presented in this paper. Short circuit current was controlled, and race condition between pull-up and pull-down branches was removed, which caused reduction of power consumption. On the other hand, the number of stack transistors in the discharging path was reduced which decreased delay of the flip-flops. The first proposed flip-flop reduced the number of transistors and the second proposed flip-flop used conditional data mapping and removed floating node of the first flip-flop. Post-layout simulation result showed that the first proposed flip-flop reduced 21% of power delay product and the second proposed flip-flop reduced 16% of power delay product in comparison with other flip-flops in 50% of data switching activities. Copyright (C) 2014 John Wiley & Sons, Ltd.
机译:本文介绍了两种新颖的低功耗和高速脉冲触发触发器。控制了短路电流,消除了上拉支路和下拉支路之间的竞争状态,从而降低了功耗。另一方面,减少了放电路径中的堆叠晶体管的数量,这减少了触发器的延迟。第一个建议的触发器减少了晶体管的数量,第二个建议的触发器使用了条件数据映射,并删除了第一个触发器的浮动节点。布局后的仿真结果表明,与其他触发器相比,第一个提出的触发器减少了21%的功率延迟积,第二个提出的触发器减少了16%的功率延迟积。版权所有(C)2014 John Wiley&Sons,Ltd.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号