首页> 外文期刊>Integration >A column parity based fault detection mechanism for FIFO buffers
【24h】

A column parity based fault detection mechanism for FIFO buffers

机译:基于列奇偶校验的FIFO缓冲区故障检测机制

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a low cost fault detection mechanism for FIFO buffers. The scheme is based on column parity maintenance in a single register, which is updated by monitoring the values written to and read from the FIFO memory array. A non-zero column parity when the FIFO is empty, constitutes an indication of fault, and this property is exploited for fault detection. The technique has gains in area, power and critical path delay, at the expense of (1) greater detection latency, due to the need for the FIFO to become empty in order to assert a violation and (2) worse Silent Data Corruption (SDC) rate.
机译:本文提出了一种用于FIFO缓冲区的低成本故障检测机制。该方案基于单个寄存器中的列奇偶校验维护,该奇偶校验通过监视写入FIFO存储阵列和从FIFO存储阵列读取的值进行更新。 FIFO为空时,非零列奇偶校验表示故障指示,并且可以利用此属性进行故障检测。该技术具有面积,功率和关键路径延迟方面的优势,但代价是:(1)较大的检测延迟,这是由于需要先清空FIFO才能声明违规,以及(2)静默数据损坏(SDC)更严重)率。

著录项

  • 来源
    《Integration》 |2013年第3期|265-279|共15页
  • 作者单位

    School of Electrical and Computer Engineering, National Technical University of Athens. 9 Heroon Polytechneiou, Athens 15780, Greece;

    School of Electrical and Computer Engineering, National Technical University of Athens. 9 Heroon Polytechneiou, Athens 15780, Greece;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    FIFO; Reliability; Fault detection; Column parity; Dynamic verification;

    机译:先进先出;可靠性;故障检测;列奇偶校验;动态验证;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号