...
首页> 外文期刊>Integration >All-digital background calibration technique for timing mismatch of time-interleaved ADCs
【24h】

All-digital background calibration technique for timing mismatch of time-interleaved ADCs

机译:用于时间交错ADC时序不匹配的全数字背景校准技术

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

An all-digital background calibration technique for timing mismatch of Time-Interleaved ADCs (TIADCs) is presented. The timing mismatch is estimated by performing the correlation calculation of the outputs of sub channels in the background, and corrected by an improved fractional delay filter based on Farrow structure. The estimation and correction scheme consists of a feedback loop, which can track and correct the timing mismatch in real time. The proposed technique requires only one filter compared with the bank of adaptive filters which requires (M-1) filters in a M-channel TIADC. In case of a 8 bits four-channel TIADC system, the validity and effectiveness of the calibration algorithm are proved by simulation in MATLAB. The proposed architecture is further implemented and validated on the Altera FPGA board. The synthesized design consumes a few percentages of the hardware resources of the FPGA chip, and the synthesized results show that the calibration technique is effective to mitigate the effect of timing mismatch and enhances the dynamic performance of TIADC system.
机译:提出了一种用于时间交错ADC(TIADC)时序不匹配的全数字背景校准技术。通过在后台执行子通道输出的相关计算来估计时序失配,并通过基于Farrow结构的改进的分数延迟滤波器进行校正。估计和校正方案由一个反馈环组成,该反馈环可以实时跟踪和校正时序失配。与在M通道TIADC中需要(M-1)个滤波器的自适应滤波器组相比,该技术仅需要一个滤波器。在8位四通道TIADC系统中,通过在MATLAB中进行仿真证明了该校准算法的有效性和有效性。拟议的架构在Altera FPGA板上得到了进一步的实现和验证。综合设计消耗了FPGA芯片硬件资源的百分之几,综合结果表明,该校准技术可有效缓解时序失配的影响,提高TIADC系统的动态性能。

著录项

  • 来源
    《Integration》 |2017年第3期|45-51|共7页
  • 作者单位

    Hefei Univ Technol, Inst VLSI Design, Hefei 230009, Peoples R China|Univ Sci & Technol China, Dept Elect Sci & Technol, 443 Huangshan Rd, Hefei, Anhui, Peoples R China;

    Hefei Univ Technol, Inst VLSI Design, Hefei 230009, Peoples R China;

    Hefei Univ Technol, Inst VLSI Design, Hefei 230009, Peoples R China;

    Univ Sci & Technol China, Dept Elect Sci & Technol, 443 Huangshan Rd, Hefei, Anhui, Peoples R China;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Time-interleaved ADC; All digital calibration; Timing mismatch; Farrow filter;

    机译:时间交错ADC;全数字校准;时序不匹配;Farrow滤波器;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号