首页> 外文期刊>IEICE Transactions on Information and Systems >A Flexible LDPC Decoder Architecture Supporting TPMP and TDMP Decoding Algorithms
【24h】

A Flexible LDPC Decoder Architecture Supporting TPMP and TDMP Decoding Algorithms

机译:支持TPMP和TDMP解码算法的灵活LDPC解码器体系结构

获取原文
获取原文并翻译 | 示例
       

摘要

In this paper a programmable and area-efficient decoder architecture supporting two decoding algorithms for Block-LDPC codes is presented. The novel decoder can be configured to decode in either TPMP or TDMP decoding mode according to different Block-LDPC codes, essentially combining the advantages of two decoding algorithms. With a regular and scalable data-path, a Reconfigurable Serial Processing Engine (RSPE) is proposed to achieve area efficiency. To verify our proposed architecture, a flexible LDPC decoder fully compliant to IEEE 802.16e applications is implemented on a 130 nm 1P8M CMOS technology with a total area of 6.3 mm~2 and maximum operating frequency of 250 MHz. The chip dissipates 592 mW when operates at 250 MHz frequency and 1.2 V supply.
机译:本文提出了一种可编程且区域高效的解码器架构,该架构支持两种针对Block-LDPC码的解码算法。可以将新颖的解码器配置为根据不同的Block-LDPC码以TPMP或TDMP解码模式进行解码,实质上结合了两种解码算法的优势。利用规则且可扩展的数据路径,提出了一种可重配置的串行处理引擎(RSPE)以实现区域效率。为了验证我们提出的体系结构,在130 nm 1P8M CMOS技术上实现了完全符合IEEE 802.16e应用的灵活LDPC解码器,其总面积为6.3 mm〜2,最大工作频率为250 MHz。当以250 MHz频率和1.2 V电源工作时,芯片的功耗为592 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号