【24h】

SoC Architecture Synthesis Methodology Based on High-Level IPs

机译:基于高级IP的SoC架构综合方法

获取原文
获取原文并翻译 | 示例
           

摘要

We propose a sophisticated synthesis methodology for SoC (System-on-Chip) architectures from the system level specification based on reusable high-level IPs named as Virtual Cores (VCores), in this paper. This synthesis methodology generates an initial architecture that consists of a CPU, buses, IPs, peripherals, I/Os and an RTOS (Real Time Operating System), as well as making tradeoffs to the architecture, between hardware and software on assigned software VCores and hardware VCores. The results of an architecture level design experiment, using the proposed methodology, shows that the partial automation of the architecture synthesis process, allied with design reuse, accelerates the architecture design, therefore, reducing the time required to design an architecture of SoC.
机译:在本文中,我们从基于可重用的高级IP(称为虚拟核(VCore))的系统级规范中为SoC(片上系统)架构提出了一种复杂的综合方法。这种综合方法学生成了一个初始架构,该架构由CPU,总线,IP,外围设备,I / O和RTOS(实时操作系统)组成,并在分配的软件VCore和硬件VCore。使用所提出的方法进行体系结构级设计实验的结果表明,体系结构综合过程的部分自动化以及设计重用可加速体系结构设计,因此减少了设计SoC体系结构所需的时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号