【24h】

A Circuit Analysis of Pre-Emphasis Pulses for RC Delay Lines

机译:RC延迟线预加重脉冲的电路分析

获取原文
获取原文并翻译 | 示例
           

摘要

This paper formulates minimal word-line (WL) delay time with pre-emphasis pulses to design the pulse width as a function of the overdrive voltage for large memory arrays such as 3D NAND. Circuit theory for a single RC line only with capacitance to ground and that only with coupling capacitance as well as a general case where RC lines have both grounded and coupling capacitance is discussed to provide an optimum pre-emphasis pulse width to minimize the delay time. The theory is expanded to include the cases where the resistance of the RC line driver is not negligibly small. The minimum delay time formulas of a single RC delay line and capacitive coupling RC lines was in good agreement (i.e. within 5% error) with measurement. With this research, circuit designers can estimate an optimum pre-emphasis pulse width and the delay time for an RC line in the initial design phase.
机译:本文配合使用预加重脉冲的最小字线(WL)延迟时间,以设计脉冲宽度作为用于大型存储器阵列的超电压,例如3D NAND的函数。 仅具有地面的电容的单个RC线的电路理论,并且仅讨论耦合电容以及RC线具有接地和耦合电容的一般情况以提供最佳的预加重脉冲宽度,以最小化延迟时间。 该理论被扩展为包括RC线路驱动器的电阻不会疏忽较小的情况。 单个RC延迟线和电容耦合RC线的最小延迟时间公式非常一致(即5%误差内的误差)。 通过该研究,电路设计人员可以估计初始设计阶段中RC线的最佳预加重脉冲宽度和延迟时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号