首页> 外文期刊>IEICE Transactions on Electronics >A Distributed BIST Technique and Its Test Design Platform for VLSIs
【24h】

A Distributed BIST Technique and Its Test Design Platform for VLSIs

机译:VLSI的分布式BIST技术及其测试设计平台

获取原文
获取原文并翻译 | 示例
       

摘要

This paper proposes a distributed built-in self-test (BIST) technique and its test design platform for VLSIs. This BIST has lower hardware overhead pattern generators, compressors and a controller. The platform cuts down on the number of complicated operations needed for the BIST insertion and evaluation, so the BIST implementation turn-around-time (TAT) is dramatically reduced. Experimental results for the 110 k-gate arithmetic execution blocks of an image-processing LSI show that using this BIST structure and platform enables the entire BIST implementation within five days. The implemented BIST has a 1% hardware overhead and 96% fault coverage. This platform will significantly reduce testing costs for time-to-market and mass-produced LSIs.
机译:本文提出了一种针对VLSI的分布式内置自测(BIST)技术及其测试设计平台。该BIST具有较低的硬件开销模式生成器,压缩器和控制器。该平台减少了BIST插入和评估所需的复杂操作数量,因此BIST实施的周转时间(TAT)大大减少了。图像处理LSI的110 k门算术执行块的实验结果表明,使用这种BIST结构和平台可以在5天内实现整个BIST实现。实施的BIST的硬件开销为1%,故障覆盖率为96%。该平台将大大降低产品上市时间和大规模生产LSI的测试成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号