...
首页> 外文期刊>IEICE Transactions on Electronics >Evaluation of a Field-Programmable VLSI Based on an Asynchronous Bit-Serial Architecture
【24h】

Evaluation of a Field-Programmable VLSI Based on an Asynchronous Bit-Serial Architecture

机译:基于异步位串行架构的现场可编程VLSI评估

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a novel asynchronous architecture of Field-programmable gate arrays (FPGAs) to reduce the power consumption. In the dynamic power consumption of the conventional FPGAs, the power consumed by the switch blocks and clock distribution is dominant since FPGAs have complex switch blocks and the large number of registers for high programmability. To reduce the power consumption of switch blocks and clock distribution, asynchronous bit-serial architecture is proposed. To ensure the correct operation independent of data-path lengths, we use the level-encoded dual-rail encoding and propose its area-efficient implementation. The proposed field-programmable VLSI is implemented in a 90 nm CMOS technology. The delay and the power consumption of the proposed FPVLSI are respectively 61% and 58% of those of 4-phase dual-rail encoding which is the most common encoding in delay insensitive encoding.
机译:本文提出了一种新颖的现场可编程门阵列(FPGA)异步架构,以降低功耗。在常规FPGA的动态功耗中,开关模块和时钟分配所消耗的功率占主导地位,因为FPGA具有复杂的开关模块和大量的寄存器,以实现高度可编程性。为了减少开关模块的功耗和时钟分配,提出了异步位串行架构。为了确保独立于数据路径长度的正确操作,我们使用级别编码的双轨编码并提出其面积高效的实现方式。拟议的现场可编程VLSI采用90 nm CMOS技术实现。所提出的FPVLSI的延迟和功耗分别是4相双轨编码的61%和58%,后者是延迟不敏感编码中最常见的编码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号