首页> 外文期刊>IEICE Transactions on Electronics >A Low-Power Reduced Kick-Back Comparator with Improved Calibration for High-Speed Flash ADCs
【24h】

A Low-Power Reduced Kick-Back Comparator with Improved Calibration for High-Speed Flash ADCs

机译:低功耗,反冲比较器,具有改进的高速闪存ADC校准功能

获取原文
获取原文并翻译 | 示例
       

摘要

A novel low-power kick-back reduced comparator for use in high-speed flash analog-to-digital converters (ADC) is presented. The proposed comparator combines cascode transistors to reduce the kick-back noise with a built-in threshold voltage to remove the static power consumption of a reference. Without degrading other figures, the kick-back noise is reduced by a factor 8, compared to a previous design without cascode transistors. An improved calibration structure is also proposed to improve linearity when used in an ADC. Simulated in a standard CMOS technology the comparator consumes 106.5 μW at 1.8 V power supply and 1 GHz clock frequency.
机译:提出了一种用于高速闪存模数转换器(ADC)的新颖的低功耗反冲减小比较器。拟议的比较器结合了共源共栅晶体管,以利用内置的阈值电压降低反冲噪声,从而消除了基准的静态功耗。与不使用共源共栅晶体管的先前设计相比,在不降低其他指标的情况下,反冲噪声降低了8倍。还提出了一种改进的校准结构,以改善在ADC中使用时的线性度。在标准CMOS技术中进行仿真,比较器在1.8 V电源和1 GHz时钟频率下消耗106.5μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号