首页> 外文期刊>IEICE Transactions on Electronics >Simultaneous Switching Noise Analysis for High-Speed Interface
【24h】

Simultaneous Switching Noise Analysis for High-Speed Interface

机译:高速接口的同时开关噪声分析

获取原文
获取原文并翻译 | 示例
       

摘要

This paper describes the modeling and the analysis methodology to evaluate Simultaneous Switching Noise (SSN) for the combined system of the package with the 4-layer Printed Circuit Board (PCB), which the 64 Simultaneous Switching Outputs (SSOs) were included using a simple IBIS model. Simulation results showed that the ground plane in both package and PCB can be used as the reference to reduce SSN more effectively than the power plane. For the source synchronous timing technique such as used in a DDR SDRAM memory bus in the model shown in this paper, the skew control circuit tequiniqe is easy to apply in the chip design instead of using embedded capacitors in the package's substrate. And also the radiated emission and eye diagram analysis were studied.
机译:本文介绍了用于评估具有4层印刷电路板(PCB)的封装组合系统的同时开关噪声(SSN)的建模和分析方法,其中使用简单的方法就包括了64个同时开关输出(SSO)。 IBIS模型。仿真结果表明,与电源层相比,封装和PCB中的接地层均可作为参考来更有效地降低SSN。对于如本文所示模型中的DDR SDRAM存储器总线中使用的源同步时序技术,偏斜控制电路的术语容易在芯片设计中应用,而不是在封装的基板中使用嵌入式电容器。并对辐射发射和眼图分析进行了研究。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号