首页> 外文期刊>IEICE Transactions on Electronics >A Continuous-Adaptive DDRx Interface with Flexible Round-Trip-Time and Full Self Loop-Backed AC Test
【24h】

A Continuous-Adaptive DDRx Interface with Flexible Round-Trip-Time and Full Self Loop-Backed AC Test

机译:具有灵活的往返时间和完全自环回交流测试的连续自适应DDRx接口

获取原文
获取原文并翻译 | 示例
       

摘要

This paper describes new DDRx SDRAM interface architecture suitable for system-on-chip (SOC) implementation. Our test chip fabricated in a 90-nm CMOS process adopts three key schemes and achieves 960 Mb/s/pin operations with 32 bits width. One of new schemes is to suppress timing skew with rising-edge signal transmission I/O circuit and look-up table type impedance calibration circuit. DQS round-trip-time, propagation delay from rising edge of system clock in SOC to arrival of DQS at input PAD of SOC during read operation, becomes longer than one clock cycle time as for DDR2 interface and beyond. Flexible DQS round-trip-time scheme can allow wide range up to N/2 cycles in N bits burst read operation. In addition, full self loop-backed test scheme is also proposed to measure AC timing parameters without high-end tester. The architecture reported in this paper can be continuously adaptive to realize higher data-rate and cost-efficient DDRx-SDRAM interface for various kinds of SOC.
机译:本文介绍了适用于片上系统(SOC)实现的新DDRx SDRAM接口架构。我们的测试芯片采用90纳米CMOS工艺制造,采用了三种关键方案,并以32位宽度实现了960 Mb / s / pin的操作。新方案之一是利用上升沿信号传输I / O电路和查找表式阻抗校准电路来抑制时序偏斜。 DQS往返时间,即从SOC中系统时钟的上升沿到DQS在读取操作期间到达SOC输入PAD的传播延迟,对于DDR2接口及以后,将超过一个时钟周期。灵活的DQS往返时间方案可以在N位突发读取操作中允许多达N / 2个周期的宽范围。此外,还提出了完全自环回测试方案,无需高端测试仪即可测量交流时序参数。本文报道的架构可以持续适应各种数据SOC,以实现更高的数据速率和成本效益的DDRx-SDRAM接口。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号