首页> 外文期刊>IEICE Transactions on Electronics >Reducing On-Chip DRAM Energy via Data Transfer Size Optimization
【24h】

Reducing On-Chip DRAM Energy via Data Transfer Size Optimization

机译:通过数据传输大小优化减少片上DRAM能量

获取原文
获取原文并翻译 | 示例
       

摘要

This paper proposes a software-controllable variable line-size (SC-VLS) cache architecture for low power embedded systems. High bandwidth between logic and a DRAM is realized by means of advanced integrated technology. System-in-Silicon is one of the architectural frameworks to realize the high bandwidth. An ASIC and a specific SRAM are mounted onto a silicon interposer. Each chip is connected to the silicon interposer by eutectic solder bumps. In the framework, it is important to reduce the DRAM energy consumption. The specific DRAM needs a small cache memory to improve the performance. We exploit the cache to reduce the DRAM energy consumption. During application program executions, an adequate cache line size which produces the lowest cache miss ratio is varied because the amount of spatial locality of memory references changes. If we employ a large cache line size, we can expect the effect of prefetching. However, the DRAM energy consumption is larger than a small line size because of the huge number of banks are accessed. The SC-VLS cache is able to change a line size to an adequate one at runtime with a small area and power overheads. We analyze the adequate line size and insert line size change instructions at the beginning of each function of a target program before executing the program. In our evaluation, it is observed that the SC-VLS cache reduces the DRAM energy consumption up to 88%, compared to a conventional cache with fixed 256 B lines.
机译:本文提出了一种适用于低功耗嵌入式系统的软件控制的可变行大小(SC-VLS)缓存体系结构。逻辑和DRAM之间的高带宽是通过先进的集成技术实现的。硅片系统是实现高带宽的体系结构框架之一。 ASIC和特定的SRAM安装在硅中介层上。每个芯片通过共晶焊料凸点连接到硅中介层。在该框架中,降低DRAM能耗非常重要。特定的DRAM需要一个小的高速缓存以提高性能。我们利用缓存来减少DRAM能耗。在应用程序执行期间,由于内存引用的空间局部性量会发生变化,因此产生最低缓存未命中率的适当缓存行大小会发生变化。如果我们使用较大的缓存行大小,则可以预期预取的效果。但是,由于要访问大量的存储体,因此DRAM的能耗大于较小的线路尺寸。 SC-VLS缓存可以在运行时以较小的面积和较小的电源开销将行大小更改为适当的行大小。我们分析适当的行大小,并在执行程序之前在目标程序的每个功能的开头插入行大小更改指令。在我们的评估中,可以看到,与具有固定256 B行的常规缓存相比,SC-VLS缓存将DRAM能耗降低了88%。

著录项

  • 来源
    《IEICE Transactions on Electronics》 |2009年第e92acn4期|433-443|共11页
  • 作者单位

    Graduate School of Information Sci-ence and Electrical Engineering Kyushu University. Fukuoka-shi,819-0395 Japan;

    Faculty of Information Science and Electrical Engineering Kyushu University. Fukuoka-shi, 819-0395 Japan;

    Faculty of Information Science and Electrical Engineering Kyushu University. Fukuoka-shi, 819-0395 Japan;

    System Fabrication Technologies, Inc;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    low power; variable line-size; on-chip DRAM; high bandwidth; embedded systems;

    机译:低电量;可变线号;片上DRAM;高带宽;嵌入式系统;
  • 入库时间 2022-08-18 00:27:35

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号